blob: 24eb9725dbcea0ed65ebd85f27dc803a25430408 [file] [log] [blame]
Jagan Teki5bc16d22018-12-31 15:35:01 +05301// SPDX-License-Identifier: (GPL-2.0+ OR MIT)
2/*
3 * Copyright (C) 2018 Amarula Solutions.
4 * Author: Jagan Teki <jagan@amarulasolutions.com>
5 */
6
7#include <common.h>
8#include <clk-uclass.h>
9#include <dm.h>
10#include <errno.h>
Samuel Holland12e3faa2021-09-12 11:48:43 -050011#include <clk/sunxi.h>
Jagan Teki5bc16d22018-12-31 15:35:01 +053012#include <dt-bindings/clock/sun50i-h6-ccu.h>
13#include <dt-bindings/reset/sun50i-h6-ccu.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -060014#include <linux/bitops.h>
Jagan Teki5bc16d22018-12-31 15:35:01 +053015
16static struct ccu_clk_gate h6_gates[] = {
Andre Przywara3e9aa0b2022-05-04 22:10:28 +010017 [CLK_PLL_PERIPH0] = GATE(0x020, BIT(31)),
18
Andre Przywara2d1864f2022-05-05 01:25:43 +010019 [CLK_APB1] = GATE_DUMMY,
20
Samuel Holland1467d442022-11-28 01:02:24 -060021 [CLK_DE] = GATE(0x600, BIT(31)),
22 [CLK_BUS_DE] = GATE(0x60c, BIT(0)),
23
Andre Przywaraddf33c12019-01-29 15:54:09 +000024 [CLK_BUS_MMC0] = GATE(0x84c, BIT(0)),
25 [CLK_BUS_MMC1] = GATE(0x84c, BIT(1)),
26 [CLK_BUS_MMC2] = GATE(0x84c, BIT(2)),
Jagan Teki5bc16d22018-12-31 15:35:01 +053027 [CLK_BUS_UART0] = GATE(0x90c, BIT(0)),
28 [CLK_BUS_UART1] = GATE(0x90c, BIT(1)),
29 [CLK_BUS_UART2] = GATE(0x90c, BIT(2)),
30 [CLK_BUS_UART3] = GATE(0x90c, BIT(3)),
Jagan Tekibc123132019-02-27 20:02:06 +053031
Samuel Hollandfa7a7fa2021-09-12 09:47:24 -050032 [CLK_BUS_I2C0] = GATE(0x91c, BIT(0)),
33 [CLK_BUS_I2C1] = GATE(0x91c, BIT(1)),
34 [CLK_BUS_I2C2] = GATE(0x91c, BIT(2)),
35 [CLK_BUS_I2C3] = GATE(0x91c, BIT(3)),
36
Jagan Tekibc123132019-02-27 20:02:06 +053037 [CLK_SPI0] = GATE(0x940, BIT(31)),
38 [CLK_SPI1] = GATE(0x944, BIT(31)),
39
40 [CLK_BUS_SPI0] = GATE(0x96c, BIT(0)),
41 [CLK_BUS_SPI1] = GATE(0x96c, BIT(1)),
Jagan Teki836631b2019-02-28 00:26:57 +053042
43 [CLK_BUS_EMAC] = GATE(0x97c, BIT(0)),
Andre Przywara60e6efd2019-06-23 15:09:48 +010044
45 [CLK_USB_PHY0] = GATE(0xa70, BIT(29)),
46 [CLK_USB_OHCI0] = GATE(0xa70, BIT(31)),
47
48 [CLK_USB_PHY1] = GATE(0xa74, BIT(29)),
49
50 [CLK_USB_HSIC] = GATE(0xa7c, BIT(26)),
51 [CLK_USB_HSIC_12M] = GATE(0xa7c, BIT(27)),
52 [CLK_USB_PHY3] = GATE(0xa7c, BIT(29)),
53 [CLK_USB_OHCI3] = GATE(0xa7c, BIT(31)),
54
55 [CLK_BUS_OHCI0] = GATE(0xa8c, BIT(0)),
56 [CLK_BUS_OHCI3] = GATE(0xa8c, BIT(3)),
57 [CLK_BUS_EHCI0] = GATE(0xa8c, BIT(4)),
Samuel Hollandd73b8a52021-02-07 23:57:20 -060058 [CLK_BUS_XHCI] = GATE(0xa8c, BIT(5)),
Andre Przywara60e6efd2019-06-23 15:09:48 +010059 [CLK_BUS_EHCI3] = GATE(0xa8c, BIT(7)),
60 [CLK_BUS_OTG] = GATE(0xa8c, BIT(8)),
Samuel Holland1467d442022-11-28 01:02:24 -060061
62 [CLK_HDMI] = GATE(0xb00, BIT(31)),
63 [CLK_HDMI_SLOW] = GATE(0xb04, BIT(31)),
64 [CLK_HDMI_CEC] = GATE(0xb10, BIT(31)),
65 [CLK_BUS_HDMI] = GATE(0xb1c, BIT(0)),
66 [CLK_BUS_TCON_TOP] = GATE(0xb5c, BIT(0)),
67 [CLK_TCON_LCD0] = GATE(0xb60, BIT(31)),
68 [CLK_BUS_TCON_LCD0] = GATE(0xb7c, BIT(0)),
69 [CLK_TCON_TV0] = GATE(0xb80, BIT(31)),
70 [CLK_BUS_TCON_TV0] = GATE(0xb9c, BIT(0)),
Jagan Teki5bc16d22018-12-31 15:35:01 +053071};
72
73static struct ccu_reset h6_resets[] = {
Samuel Holland1467d442022-11-28 01:02:24 -060074 [RST_BUS_DE] = RESET(0x60c, BIT(16)),
75
Andre Przywaraddf33c12019-01-29 15:54:09 +000076 [RST_BUS_MMC0] = RESET(0x84c, BIT(16)),
77 [RST_BUS_MMC1] = RESET(0x84c, BIT(17)),
78 [RST_BUS_MMC2] = RESET(0x84c, BIT(18)),
Jagan Teki5bc16d22018-12-31 15:35:01 +053079 [RST_BUS_UART0] = RESET(0x90c, BIT(16)),
80 [RST_BUS_UART1] = RESET(0x90c, BIT(17)),
81 [RST_BUS_UART2] = RESET(0x90c, BIT(18)),
82 [RST_BUS_UART3] = RESET(0x90c, BIT(19)),
Jagan Tekibc123132019-02-27 20:02:06 +053083
Samuel Hollandfa7a7fa2021-09-12 09:47:24 -050084 [RST_BUS_I2C0] = RESET(0x91c, BIT(16)),
85 [RST_BUS_I2C1] = RESET(0x91c, BIT(17)),
86 [RST_BUS_I2C2] = RESET(0x91c, BIT(18)),
87 [RST_BUS_I2C3] = RESET(0x91c, BIT(19)),
88
Jagan Tekibc123132019-02-27 20:02:06 +053089 [RST_BUS_SPI0] = RESET(0x96c, BIT(16)),
90 [RST_BUS_SPI1] = RESET(0x96c, BIT(17)),
Jagan Teki836631b2019-02-28 00:26:57 +053091
92 [RST_BUS_EMAC] = RESET(0x97c, BIT(16)),
Andre Przywara60e6efd2019-06-23 15:09:48 +010093
94 [RST_USB_PHY0] = RESET(0xa70, BIT(30)),
95
96 [RST_USB_PHY1] = RESET(0xa74, BIT(30)),
97
98 [RST_USB_HSIC] = RESET(0xa7c, BIT(28)),
99 [RST_USB_PHY3] = RESET(0xa7c, BIT(30)),
100
101 [RST_BUS_OHCI0] = RESET(0xa8c, BIT(16)),
102 [RST_BUS_OHCI3] = RESET(0xa8c, BIT(19)),
103 [RST_BUS_EHCI0] = RESET(0xa8c, BIT(20)),
Samuel Hollandd73b8a52021-02-07 23:57:20 -0600104 [RST_BUS_XHCI] = RESET(0xa8c, BIT(21)),
Andre Przywara60e6efd2019-06-23 15:09:48 +0100105 [RST_BUS_EHCI3] = RESET(0xa8c, BIT(23)),
106 [RST_BUS_OTG] = RESET(0xa8c, BIT(24)),
Samuel Holland1467d442022-11-28 01:02:24 -0600107
108 [RST_BUS_HDMI] = RESET(0xb1c, BIT(16)),
109 [RST_BUS_HDMI_SUB] = RESET(0xb1c, BIT(17)),
110 [RST_BUS_TCON_TOP] = RESET(0xb5c, BIT(16)),
111 [RST_BUS_TCON_LCD0] = RESET(0xb7c, BIT(16)),
112 [RST_BUS_TCON_TV0] = RESET(0xb9c, BIT(16)),
Jagan Teki5bc16d22018-12-31 15:35:01 +0530113};
114
Samuel Holland751c6c62022-05-09 00:29:34 -0500115const struct ccu_desc h6_ccu_desc = {
Jagan Teki5bc16d22018-12-31 15:35:01 +0530116 .gates = h6_gates,
117 .resets = h6_resets,
Samuel Holland84436502022-05-09 00:29:31 -0500118 .num_gates = ARRAY_SIZE(h6_gates),
119 .num_resets = ARRAY_SIZE(h6_resets),
Jagan Teki5bc16d22018-12-31 15:35:01 +0530120};