blob: d6bed278ca799443f6cf11251a247faf3d184758 [file] [log] [blame]
Peng Fan5721a822022-07-26 16:41:15 +08001// SPDX-License-Identifier: GPL-2.0
2/*
3 * Copyright 2022 NXP
4 */
5
Peng Fan5721a822022-07-26 16:41:15 +08006#include <clk.h>
7#include <cpu_func.h>
8#include <dm.h>
Marek Vasut6a9b7bf2023-03-06 15:53:47 +01009#include <dm/device_compat.h>
Peng Fan5721a822022-07-26 16:41:15 +080010#include <errno.h>
11#include <eth_phy.h>
12#include <log.h>
13#include <malloc.h>
14#include <memalign.h>
15#include <miiphy.h>
16#include <net.h>
17#include <netdev.h>
18#include <phy.h>
19#include <reset.h>
20#include <wait_bit.h>
21#include <asm/arch/clock.h>
22#include <asm/cache.h>
23#include <asm/gpio.h>
24#include <asm/io.h>
25#include <asm/mach-imx/sys_proto.h>
26#include <linux/delay.h>
27
28#include "dwc_eth_qos.h"
29
30__weak u32 imx_get_eqos_csr_clk(void)
31{
32 return 100 * 1000000;
33}
34
Peng Fan5721a822022-07-26 16:41:15 +080035static ulong eqos_get_tick_clk_rate_imx(struct udevice *dev)
36{
Marek Vasut6a9b7bf2023-03-06 15:53:47 +010037 struct eqos_priv *eqos = dev_get_priv(dev);
38
39 return clk_get_rate(&eqos->clk_master_bus);
Peng Fan5721a822022-07-26 16:41:15 +080040}
41
42static int eqos_probe_resources_imx(struct udevice *dev)
43{
44 struct eqos_priv *eqos = dev_get_priv(dev);
45 phy_interface_t interface;
Marek Vasut6a9b7bf2023-03-06 15:53:47 +010046 int ret;
Peng Fan5721a822022-07-26 16:41:15 +080047
48 debug("%s(dev=%p):\n", __func__, dev);
49
50 interface = eqos->config->interface(dev);
51
52 if (interface == PHY_INTERFACE_MODE_NA) {
53 pr_err("Invalid PHY interface\n");
54 return -EINVAL;
55 }
56
Marek Vasute6576952023-03-06 15:53:49 +010057 ret = board_interface_eth_init(dev, interface);
58 if (ret)
59 return -EINVAL;
60
Marek Vasut6a9b7bf2023-03-06 15:53:47 +010061 eqos->max_speed = dev_read_u32_default(dev, "max-speed", 0);
62
63 ret = clk_get_by_name(dev, "stmmaceth", &eqos->clk_master_bus);
64 if (ret) {
65 dev_dbg(dev, "clk_get_by_name(master_bus) failed: %d", ret);
66 goto err_probe;
67 }
68
69 ret = clk_get_by_name(dev, "ptp_ref", &eqos->clk_ptp_ref);
70 if (ret) {
71 dev_dbg(dev, "clk_get_by_name(ptp_ref) failed: %d", ret);
Sean Andersond318eb32023-12-16 14:38:42 -050072 goto err_probe;
Marek Vasut6a9b7bf2023-03-06 15:53:47 +010073 }
74
75 ret = clk_get_by_name(dev, "tx", &eqos->clk_tx);
76 if (ret) {
77 dev_dbg(dev, "clk_get_by_name(tx) failed: %d", ret);
Sean Andersond318eb32023-12-16 14:38:42 -050078 goto err_probe;
Marek Vasut6a9b7bf2023-03-06 15:53:47 +010079 }
80
81 ret = clk_get_by_name(dev, "pclk", &eqos->clk_ck);
82 if (ret) {
83 dev_dbg(dev, "clk_get_by_name(pclk) failed: %d", ret);
Sean Andersond318eb32023-12-16 14:38:42 -050084 goto err_probe;
Marek Vasut6a9b7bf2023-03-06 15:53:47 +010085 }
86
Peng Fan5721a822022-07-26 16:41:15 +080087 debug("%s: OK\n", __func__);
88 return 0;
Marek Vasut6a9b7bf2023-03-06 15:53:47 +010089
Marek Vasut6a9b7bf2023-03-06 15:53:47 +010090err_probe:
91
92 debug("%s: returns %d\n", __func__, ret);
93 return ret;
94}
95
96static int eqos_remove_resources_imx(struct udevice *dev)
97{
Marek Vasut6a9b7bf2023-03-06 15:53:47 +010098 debug("%s(dev=%p):\n", __func__, dev);
Marek Vasut6a9b7bf2023-03-06 15:53:47 +010099 return 0;
100}
101
102static int eqos_start_clks_imx(struct udevice *dev)
103{
104 struct eqos_priv *eqos = dev_get_priv(dev);
105 int ret;
106
107 debug("%s(dev=%p):\n", __func__, dev);
108
109 ret = clk_enable(&eqos->clk_master_bus);
110 if (ret < 0) {
111 dev_dbg(dev, "clk_enable(clk_master_bus) failed: %d", ret);
112 goto err;
113 }
114
115 ret = clk_enable(&eqos->clk_ptp_ref);
116 if (ret < 0) {
117 dev_dbg(dev, "clk_enable(clk_ptp_ref) failed: %d", ret);
118 goto err_disable_clk_master_bus;
119 }
120
121 ret = clk_enable(&eqos->clk_tx);
122 if (ret < 0) {
123 dev_dbg(dev, "clk_enable(clk_tx) failed: %d", ret);
124 goto err_disable_clk_ptp_ref;
125 }
126
127 ret = clk_enable(&eqos->clk_ck);
128 if (ret < 0) {
129 dev_dbg(dev, "clk_enable(clk_ck) failed: %d", ret);
130 goto err_disable_clk_tx;
131 }
132
133 debug("%s: OK\n", __func__);
134 return 0;
135
136err_disable_clk_tx:
137 clk_disable(&eqos->clk_tx);
138err_disable_clk_ptp_ref:
139 clk_disable(&eqos->clk_ptp_ref);
140err_disable_clk_master_bus:
141 clk_disable(&eqos->clk_master_bus);
142err:
143 debug("%s: FAILED: %d\n", __func__, ret);
144 return ret;
145}
146
147static int eqos_stop_clks_imx(struct udevice *dev)
148{
149 struct eqos_priv *eqos = dev_get_priv(dev);
150
151 debug("%s(dev=%p):\n", __func__, dev);
152
153 clk_disable(&eqos->clk_ck);
154 clk_disable(&eqos->clk_tx);
155 clk_disable(&eqos->clk_ptp_ref);
156 clk_disable(&eqos->clk_master_bus);
157
158 debug("%s: OK\n", __func__);
159 return 0;
Peng Fan5721a822022-07-26 16:41:15 +0800160}
161
162static int eqos_set_tx_clk_speed_imx(struct udevice *dev)
163{
164 struct eqos_priv *eqos = dev_get_priv(dev);
165 ulong rate;
166 int ret;
167
Sébastien Szymanski28b7fc42023-10-17 11:44:58 +0200168 if (device_is_compatible(dev, "nxp,imx93-dwmac-eqos"))
169 return 0;
170
Peng Fan5721a822022-07-26 16:41:15 +0800171 debug("%s(dev=%p):\n", __func__, dev);
172
Marek Vasut03705e12023-03-06 15:53:48 +0100173 if (eqos->phy->interface == PHY_INTERFACE_MODE_RMII)
174 rate = 5000; /* 5000 kHz = 5 MHz */
175 else
176 rate = 2500; /* 2500 kHz = 2.5 MHz */
177
178 if (eqos->phy->speed == SPEED_1000 &&
179 (eqos->phy->interface == PHY_INTERFACE_MODE_RGMII ||
180 eqos->phy->interface == PHY_INTERFACE_MODE_RGMII_ID ||
181 eqos->phy->interface == PHY_INTERFACE_MODE_RGMII_RXID ||
182 eqos->phy->interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
183 rate *= 50; /* Use 50x base rate i.e. 125 MHz */
184 } else if (eqos->phy->speed == SPEED_100) {
185 rate *= 10; /* Use 10x base rate */
186 } else if (eqos->phy->speed == SPEED_10) {
187 rate *= 1; /* Use base rate */
188 } else {
Peng Fan5721a822022-07-26 16:41:15 +0800189 pr_err("invalid speed %d", eqos->phy->speed);
190 return -EINVAL;
191 }
192
Marek Vasut03705e12023-03-06 15:53:48 +0100193 rate *= 1000; /* clk_set_rate() operates in Hz */
194
Marek Vasut6a9b7bf2023-03-06 15:53:47 +0100195 ret = clk_set_rate(&eqos->clk_tx, rate);
Peng Fan5721a822022-07-26 16:41:15 +0800196 if (ret < 0) {
197 pr_err("imx (tx_clk, %lu) failed: %d", rate, ret);
198 return ret;
199 }
200
201 return 0;
202}
203
Peng Fanbf69a7b92022-07-26 16:41:17 +0800204static int eqos_get_enetaddr_imx(struct udevice *dev)
205{
206 struct eth_pdata *pdata = dev_get_plat(dev);
207
208 imx_get_mac_from_fuse(dev_seq(dev), pdata->enetaddr);
209
210 return 0;
211}
212
Peng Fan5721a822022-07-26 16:41:15 +0800213static struct eqos_ops eqos_imx_ops = {
214 .eqos_inval_desc = eqos_inval_desc_generic,
215 .eqos_flush_desc = eqos_flush_desc_generic,
216 .eqos_inval_buffer = eqos_inval_buffer_generic,
217 .eqos_flush_buffer = eqos_flush_buffer_generic,
218 .eqos_probe_resources = eqos_probe_resources_imx,
Marek Vasut6a9b7bf2023-03-06 15:53:47 +0100219 .eqos_remove_resources = eqos_remove_resources_imx,
Peng Fan5721a822022-07-26 16:41:15 +0800220 .eqos_stop_resets = eqos_null_ops,
221 .eqos_start_resets = eqos_null_ops,
Marek Vasut6a9b7bf2023-03-06 15:53:47 +0100222 .eqos_stop_clks = eqos_stop_clks_imx,
223 .eqos_start_clks = eqos_start_clks_imx,
Peng Fan5721a822022-07-26 16:41:15 +0800224 .eqos_calibrate_pads = eqos_null_ops,
225 .eqos_disable_calibration = eqos_null_ops,
226 .eqos_set_tx_clk_speed = eqos_set_tx_clk_speed_imx,
Peng Fanbf69a7b92022-07-26 16:41:17 +0800227 .eqos_get_enetaddr = eqos_get_enetaddr_imx,
228 .eqos_get_tick_clk_rate = eqos_get_tick_clk_rate_imx,
Peng Fan5721a822022-07-26 16:41:15 +0800229};
230
231struct eqos_config __maybe_unused eqos_imx_config = {
232 .reg_access_always_ok = false,
233 .mdio_wait = 10,
234 .swr_wait = 50,
235 .config_mac = EQOS_MAC_RXQ_CTRL0_RXQ0EN_ENABLED_DCB,
236 .config_mac_mdio = EQOS_MAC_MDIO_ADDRESS_CR_250_300,
237 .axi_bus_width = EQOS_AXI_WIDTH_64,
238 .interface = dev_read_phy_mode,
239 .ops = &eqos_imx_ops
240};