blob: 21a918a48499fd5feea907e55fffe4db89cf280c [file] [log] [blame]
Shengzhou Liu9eca55f2014-11-24 17:11:55 +08001/*
2 * Copyright 2014 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7/*
8 * T1024/T1023 QDS board configuration file
9 */
10
11#ifndef __T1024QDS_H
12#define __T1024QDS_H
13
14/* High Level Configuration Options */
15#define CONFIG_SYS_GENERIC_BOARD
16#define CONFIG_DISPLAY_BOARDINFO
17#define CONFIG_BOOKE
18#define CONFIG_E500 /* BOOKE e500 family */
19#define CONFIG_E500MC /* BOOKE e500mc family */
20#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
21#define CONFIG_MP /* support multiple processors */
22#define CONFIG_PHYS_64BIT
23#define CONFIG_ENABLE_36BIT_PHYS
24
25#ifdef CONFIG_PHYS_64BIT
26#define CONFIG_ADDR_MAP 1
27#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
28#endif
29
30#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
31#define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS
32#define CONFIG_FSL_IFC /* Enable IFC Support */
33
34#define CONFIG_FSL_LAW /* Use common FSL init code */
35#define CONFIG_ENV_OVERWRITE
36
37#define CONFIG_DEEP_SLEEP
tang yuantianbcf04652014-12-18 09:55:07 +080038#if defined(CONFIG_DEEP_SLEEP)
Shengzhou Liu9eca55f2014-11-24 17:11:55 +080039#define CONFIG_SILENT_CONSOLE
tang yuantianbcf04652014-12-18 09:55:07 +080040#define CONFIG_BOARD_EARLY_INIT_F
41#endif
Shengzhou Liu9eca55f2014-11-24 17:11:55 +080042
43#ifdef CONFIG_RAMBOOT_PBL
44#define CONFIG_SYS_FSL_PBL_PBI board/freescale/t102xqds/t1024_pbi.cfg
45#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xqds/t1024_rcw.cfg
46#define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
47#define CONFIG_SPL_ENV_SUPPORT
48#define CONFIG_SPL_SERIAL_SUPPORT
49#define CONFIG_SPL_FLUSH_IMAGE
50#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
51#define CONFIG_SPL_LIBGENERIC_SUPPORT
52#define CONFIG_SPL_LIBCOMMON_SUPPORT
53#define CONFIG_SPL_I2C_SUPPORT
54#define CONFIG_SPL_DRIVERS_MISC_SUPPORT
55#define CONFIG_FSL_LAW /* Use common FSL init code */
56#define CONFIG_SYS_TEXT_BASE 0x00201000
57#define CONFIG_SPL_TEXT_BASE 0xFFFD8000
58#define CONFIG_SPL_PAD_TO 0x40000
59#define CONFIG_SPL_MAX_SIZE 0x28000
60#define RESET_VECTOR_OFFSET 0x27FFC
61#define BOOT_PAGE_OFFSET 0x27000
62#ifdef CONFIG_SPL_BUILD
63#define CONFIG_SPL_SKIP_RELOCATE
64#define CONFIG_SPL_COMMON_INIT_DDR
65#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
66#define CONFIG_SYS_NO_FLASH
67#endif
68
69#ifdef CONFIG_NAND
70#define CONFIG_SPL_NAND_SUPPORT
71#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
72#define CONFIG_SYS_NAND_U_BOOT_DST 0x00200000
73#define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
74#define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
75#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
76#define CONFIG_SPL_NAND_BOOT
77#endif
78
79#ifdef CONFIG_SPIFLASH
80#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
81#define CONFIG_SPL_SPI_SUPPORT
82#define CONFIG_SPL_SPI_FLASH_SUPPORT
83#define CONFIG_SPL_SPI_FLASH_MINIMAL
84#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
85#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x00200000)
86#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x00200000)
87#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
88#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
89#ifndef CONFIG_SPL_BUILD
90#define CONFIG_SYS_MPC85XX_NO_RESETVEC
91#endif
92#define CONFIG_SPL_SPI_BOOT
93#endif
94
95#ifdef CONFIG_SDCARD
96#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
97#define CONFIG_SPL_MMC_SUPPORT
98#define CONFIG_SPL_MMC_MINIMAL
99#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
100#define CONFIG_SYS_MMC_U_BOOT_DST (0x00200000)
101#define CONFIG_SYS_MMC_U_BOOT_START (0x00200000)
102#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
103#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
104#ifndef CONFIG_SPL_BUILD
105#define CONFIG_SYS_MPC85XX_NO_RESETVEC
106#endif
107#define CONFIG_SPL_MMC_BOOT
108#endif
109
110#endif /* CONFIG_RAMBOOT_PBL */
111
112#ifndef CONFIG_SYS_TEXT_BASE
113#define CONFIG_SYS_TEXT_BASE 0xeff40000
114#endif
115
116#ifndef CONFIG_RESET_VECTOR_ADDRESS
117#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
118#endif
119
120#ifndef CONFIG_SYS_NO_FLASH
121#define CONFIG_FLASH_CFI_DRIVER
122#define CONFIG_SYS_FLASH_CFI
123#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
124#endif
125
126/* PCIe Boot - Master */
127#define CONFIG_SRIO_PCIE_BOOT_MASTER
128/*
129 * for slave u-boot IMAGE instored in master memory space,
130 * PHYS must be aligned based on the SIZE
131 */
132#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
133#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
134#ifdef CONFIG_PHYS_64BIT
135#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
136#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
137#else
138#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xef200000
139#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0xfff00000
140#endif
141/*
142 * for slave UCODE and ENV instored in master memory space,
143 * PHYS must be aligned based on the SIZE
144 */
145#ifdef CONFIG_PHYS_64BIT
146#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
147#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
148#else
149#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xef100000
150#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0xffe00000
151#endif
152#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
153/* slave core release by master*/
154#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
155#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
156
157/* PCIe Boot - Slave */
158#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
159#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
160#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
161 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
162/* Set 1M boot space for PCIe boot */
163#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
164#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
165 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
166#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
167#define CONFIG_SYS_NO_FLASH
168#endif
169
170#if defined(CONFIG_SPIFLASH)
171#define CONFIG_SYS_EXTRA_ENV_RELOC
172#define CONFIG_ENV_IS_IN_SPI_FLASH
173#define CONFIG_ENV_SPI_BUS 0
174#define CONFIG_ENV_SPI_CS 0
175#define CONFIG_ENV_SPI_MAX_HZ 10000000
176#define CONFIG_ENV_SPI_MODE 0
177#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
178#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
179#define CONFIG_ENV_SECT_SIZE 0x10000
180#elif defined(CONFIG_SDCARD)
181#define CONFIG_SYS_EXTRA_ENV_RELOC
182#define CONFIG_ENV_IS_IN_MMC
183#define CONFIG_SYS_MMC_ENV_DEV 0
184#define CONFIG_ENV_SIZE 0x2000
185#define CONFIG_ENV_OFFSET (512 * 0x800)
186#elif defined(CONFIG_NAND)
187#define CONFIG_SYS_EXTRA_ENV_RELOC
188#define CONFIG_ENV_IS_IN_NAND
189#define CONFIG_ENV_SIZE 0x2000
190#define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE)
191#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
192#define CONFIG_ENV_IS_IN_REMOTE
193#define CONFIG_ENV_ADDR 0xffe20000
194#define CONFIG_ENV_SIZE 0x2000
195#elif defined(CONFIG_ENV_IS_NOWHERE)
196#define CONFIG_ENV_SIZE 0x2000
197#else
198#define CONFIG_ENV_IS_IN_FLASH
199#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
200#define CONFIG_ENV_SIZE 0x2000
201#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
202#endif
203
204
205#ifndef __ASSEMBLY__
206unsigned long get_board_sys_clk(void);
207unsigned long get_board_ddr_clk(void);
208#endif
209
210#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
211#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
212
213/*
214 * These can be toggled for performance analysis, otherwise use default.
215 */
216#define CONFIG_SYS_CACHE_STASHING
217#define CONFIG_BACKSIDE_L2_CACHE
218#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
219#define CONFIG_BTB /* toggle branch predition */
220#define CONFIG_DDR_ECC
221#ifdef CONFIG_DDR_ECC
222#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
223#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
224#endif
225
226#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
227#define CONFIG_SYS_MEMTEST_END 0x00400000
228#define CONFIG_SYS_ALT_MEMTEST
229#define CONFIG_PANIC_HANG /* do not reset board on panic */
230
231/*
232 * Config the L3 Cache as L3 SRAM
233 */
234#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
235#define CONFIG_SYS_L3_SIZE (256 << 10)
236#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
237#ifdef CONFIG_RAMBOOT_PBL
238#define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
239#endif
240#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
241#define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10)
242#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
243#define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10)
244
245#ifdef CONFIG_PHYS_64BIT
246#define CONFIG_SYS_DCSRBAR 0xf0000000
247#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
248#endif
249
250/* EEPROM */
251#define CONFIG_ID_EEPROM
252#define CONFIG_SYS_I2C_EEPROM_NXID
253#define CONFIG_SYS_EEPROM_BUS_NUM 0
254#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
255#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
256#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
257#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
258
259/*
260 * DDR Setup
261 */
262#define CONFIG_VERY_BIG_RAM
263#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
264#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
265#define CONFIG_DIMM_SLOTS_PER_CTLR 1
266#define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
267#define CONFIG_DDR_SPD
268#ifndef CONFIG_SYS_FSL_DDR4
269#define CONFIG_SYS_FSL_DDR3
270#endif
271
272#define CONFIG_SYS_SPD_BUS_NUM 0
273#define SPD_EEPROM_ADDRESS 0x51
274
275#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
276
277/*
278 * IFC Definitions
279 */
280#define CONFIG_SYS_FLASH_BASE 0xe0000000
281#ifdef CONFIG_PHYS_64BIT
282#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
283#else
284#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
285#endif
286
287#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
288#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
289 + 0x8000000) | \
290 CSPR_PORT_SIZE_16 | \
291 CSPR_MSEL_NOR | \
292 CSPR_V)
293#define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
294#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
295 CSPR_PORT_SIZE_16 | \
296 CSPR_MSEL_NOR | \
297 CSPR_V)
298#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
299/* NOR Flash Timing Params */
300#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
301#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
302 FTIM0_NOR_TEADC(0x5) | \
303 FTIM0_NOR_TEAHC(0x5))
304#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
305 FTIM1_NOR_TRAD_NOR(0x1A) |\
306 FTIM1_NOR_TSEQRAD_NOR(0x13))
307#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
308 FTIM2_NOR_TCH(0x4) | \
309 FTIM2_NOR_TWPH(0x0E) | \
310 FTIM2_NOR_TWP(0x1c))
311#define CONFIG_SYS_NOR_FTIM3 0x0
312
313#define CONFIG_SYS_FLASH_QUIET_TEST
314#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
315
316#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
317#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
318#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
319#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
320
321#define CONFIG_SYS_FLASH_EMPTY_INFO
322#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
323 + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
324#define CONFIG_FSL_QIXIS /* use common QIXIS code */
325#define QIXIS_BASE 0xffdf0000
326#ifdef CONFIG_PHYS_64BIT
327#define QIXIS_BASE_PHYS (0xf00000000ull | QIXIS_BASE)
328#else
329#define QIXIS_BASE_PHYS QIXIS_BASE
330#endif
331#define QIXIS_LBMAP_SWITCH 0x06
332#define QIXIS_LBMAP_MASK 0x0f
333#define QIXIS_LBMAP_SHIFT 0
334#define QIXIS_LBMAP_DFLTBANK 0x00
335#define QIXIS_LBMAP_ALTBANK 0x04
336#define QIXIS_RST_CTL_RESET 0x31
337#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
338#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
339#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
340#define QIXIS_RST_FORCE_MEM 0x01
341
342#define CONFIG_SYS_CSPR3_EXT (0xf)
343#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
344 | CSPR_PORT_SIZE_8 \
345 | CSPR_MSEL_GPCM \
346 | CSPR_V)
347#define CONFIG_SYS_AMASK3 IFC_AMASK(4*1024)
348#define CONFIG_SYS_CSOR3 0x0
349/* QIXIS Timing parameters for IFC CS3 */
350#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
351 FTIM0_GPCM_TEADC(0x0e) | \
352 FTIM0_GPCM_TEAHC(0x0e))
353#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
354 FTIM1_GPCM_TRAD(0x3f))
355#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
356 FTIM2_GPCM_TCH(0x8) | \
357 FTIM2_GPCM_TWP(0x1f))
358#define CONFIG_SYS_CS3_FTIM3 0x0
359
360#define CONFIG_NAND_FSL_IFC
361#define CONFIG_SYS_NAND_BASE 0xff800000
362#ifdef CONFIG_PHYS_64BIT
363#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
364#else
365#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
366#endif
367#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
368#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
369 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
370 | CSPR_MSEL_NAND /* MSEL = NAND */ \
371 | CSPR_V)
372#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
373
374#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
375 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
376 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
377 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
378 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
379 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
380 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
381
382#define CONFIG_SYS_NAND_ONFI_DETECTION
383
384/* ONFI NAND Flash mode0 Timing Params */
385#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
386 FTIM0_NAND_TWP(0x18) | \
387 FTIM0_NAND_TWCHT(0x07) | \
388 FTIM0_NAND_TWH(0x0a))
389#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
390 FTIM1_NAND_TWBE(0x39) | \
391 FTIM1_NAND_TRR(0x0e) | \
392 FTIM1_NAND_TRP(0x18))
393#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
394 FTIM2_NAND_TREH(0x0a) | \
395 FTIM2_NAND_TWHRE(0x1e))
396#define CONFIG_SYS_NAND_FTIM3 0x0
397
398#define CONFIG_SYS_NAND_DDR_LAW 11
399#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
400#define CONFIG_SYS_MAX_NAND_DEVICE 1
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800401#define CONFIG_CMD_NAND
402
403#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
404
405#if defined(CONFIG_NAND)
406#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
407#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
408#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
409#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
410#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
411#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
412#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
413#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
414#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
415#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
416#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
417#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
418#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
419#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
420#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
421#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
422#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
423#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
424#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
425#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
426#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
427#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
428#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
429#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
430#else
431#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
432#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
433#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
434#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
435#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
436#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
437#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
438#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
439#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
440#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
441#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
442#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
443#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
444#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
445#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
446#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
447#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
448#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
449#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
450#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
451#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
452#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
453#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
454#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
455#endif
456
457#ifdef CONFIG_SPL_BUILD
458#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
459#else
460#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
461#endif
462
463#if defined(CONFIG_RAMBOOT_PBL)
464#define CONFIG_SYS_RAMBOOT
465#endif
466
467#define CONFIG_BOARD_EARLY_INIT_R
468#define CONFIG_MISC_INIT_R
469
470#define CONFIG_HWCONFIG
471
472/* define to use L1 as initial stack */
473#define CONFIG_L1_INIT_RAM
474#define CONFIG_SYS_INIT_RAM_LOCK
475#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
476#ifdef CONFIG_PHYS_64BIT
477#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
478#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe0ec000
479/* The assembler doesn't like typecast */
480#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
481 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
482 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
483#else
484#define CONFIG_SYS_INIT_RAM_ADDR_PHYS 0xfe0ec000 /* Initial L1 address */
485#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
486#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
487#endif
488#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
489
490#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
491 GENERATED_GBL_DATA_SIZE)
492#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
493
494#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
495#define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
496
497/* Serial Port */
498#define CONFIG_CONS_INDEX 1
499#define CONFIG_SYS_NS16550
500#define CONFIG_SYS_NS16550_SERIAL
501#define CONFIG_SYS_NS16550_REG_SIZE 1
502#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
503
504#define CONFIG_SYS_BAUDRATE_TABLE \
505 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
506
507#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
508#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
509#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
510#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
511#define CONFIG_SYS_CONSOLE_IS_IN_ENV /* determine from environment */
512
513/* Use the HUSH parser */
514#define CONFIG_SYS_HUSH_PARSER
515#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
516
517/* Video */
518#ifdef CONFIG_PPC_T1024 /* no DIU on T1023 */
519#define CONFIG_FSL_DIU_FB
520#ifdef CONFIG_FSL_DIU_FB
521#define CONFIG_FSL_DIU_CH7301
522#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000)
523#define CONFIG_VIDEO
524#define CONFIG_CMD_BMP
525#define CONFIG_CFB_CONSOLE
526#define CONFIG_VIDEO_SW_CURSOR
527#define CONFIG_VGA_AS_SINGLE_DEVICE
528#define CONFIG_VIDEO_LOGO
529#define CONFIG_VIDEO_BMP_LOGO
530#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
531/*
532 * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
533 * disable empty flash sector detection, which is I/O-intensive.
534 */
535#undef CONFIG_SYS_FLASH_EMPTY_INFO
536#endif
537#endif
538
539/* pass open firmware flat tree */
540#define CONFIG_OF_LIBFDT
541#define CONFIG_OF_BOARD_SETUP
542#define CONFIG_OF_STDOUT_VIA_ALIAS
543
544/* new uImage format support */
545#define CONFIG_FIT
546#define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
547
548/* I2C */
549#define CONFIG_SYS_I2C
550#define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */
551#define CONFIG_SYS_FSL_I2C_SPEED 50000 /* I2C speed in Hz */
552#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
553#define CONFIG_SYS_FSL_I2C2_SPEED 50000 /* I2C speed in Hz */
554#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
555#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
556#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
557
558#define I2C_MUX_PCA_ADDR 0x77
559#define I2C_MUX_PCA_ADDR_PRI 0x77 /* Primary Mux*/
Shengzhou Liuf847bcc2014-11-24 17:18:28 +0800560#define I2C_MUX_PCA_ADDR_SEC 0x76 /* Secondary multiplexer */
561#define I2C_RETIMER_ADDR 0x18
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800562
563/* I2C bus multiplexer */
564#define I2C_MUX_CH_DEFAULT 0x8
565#define I2C_MUX_CH_DIU 0xC
Shengzhou Liuf847bcc2014-11-24 17:18:28 +0800566#define I2C_MUX_CH5 0xD
567#define I2C_MUX_CH7 0xF
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800568
569/* LDI/DVI Encoder for display */
570#define CONFIG_SYS_I2C_LDI_ADDR 0x38
571#define CONFIG_SYS_I2C_DVI_ADDR 0x75
572
573/*
574 * RTC configuration
575 */
576#define RTC
577#define CONFIG_RTC_DS3231 1
578#define CONFIG_SYS_I2C_RTC_ADDR 0x68
579
580/*
581 * eSPI - Enhanced SPI
582 */
583#define CONFIG_FSL_ESPI
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800584#define CONFIG_SPI_FLASH_STMICRO
585#ifndef CONFIG_SPL_BUILD
586#define CONFIG_SPI_FLASH_SST
587#define CONFIG_SPI_FLASH_EON
588#endif
589#define CONFIG_CMD_SF
590#define CONFIG_SPI_FLASH_BAR
591#define CONFIG_SF_DEFAULT_SPEED 10000000
592#define CONFIG_SF_DEFAULT_MODE 0
593
594/*
595 * General PCIe
596 * Memory space is mapped 1-1, but I/O space must start from 0.
597 */
598#define CONFIG_PCI /* Enable PCI/PCIE */
599#define CONFIG_PCIE1 /* PCIE controler 1 */
600#define CONFIG_PCIE2 /* PCIE controler 2 */
601#define CONFIG_PCIE3 /* PCIE controler 3 */
602#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
603#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
604#define CONFIG_PCI_INDIRECT_BRIDGE
605
606#ifdef CONFIG_PCI
607/* controller 1, direct to uli, tgtid 3, Base address 20000 */
608#ifdef CONFIG_PCIE1
609#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
610#ifdef CONFIG_PHYS_64BIT
611#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
612#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
613#else
614#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
615#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
616#endif
617#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
618#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
619#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
620#ifdef CONFIG_PHYS_64BIT
621#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
622#else
623#define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
624#endif
625#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
626#endif
627
628/* controller 2, Slot 2, tgtid 2, Base address 201000 */
629#ifdef CONFIG_PCIE2
630#define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
631#ifdef CONFIG_PHYS_64BIT
632#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
633#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
634#else
635#define CONFIG_SYS_PCIE2_MEM_BUS 0x90000000
636#define CONFIG_SYS_PCIE2_MEM_PHYS 0x90000000
637#endif
638#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
639#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
640#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
641#ifdef CONFIG_PHYS_64BIT
642#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
643#else
644#define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000
645#endif
646#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
647#endif
648
649/* controller 3, Slot 1, tgtid 1, Base address 202000 */
650#ifdef CONFIG_PCIE3
651#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
652#ifdef CONFIG_PHYS_64BIT
653#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
654#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
655#else
656#define CONFIG_SYS_PCIE3_MEM_BUS 0xa0000000
657#define CONFIG_SYS_PCIE3_MEM_PHYS 0xa0000000
658#endif
659#define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */
660#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
661#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
662#ifdef CONFIG_PHYS_64BIT
663#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
664#else
665#define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000
666#endif
667#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
668#endif
669
670#define CONFIG_PCI_PNP /* do pci plug-and-play */
671#define CONFIG_E1000
672#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
673#define CONFIG_DOS_PARTITION
674#endif /* CONFIG_PCI */
675
676/*
677 *SATA
678 */
679#define CONFIG_FSL_SATA_V2
680#ifdef CONFIG_FSL_SATA_V2
681#define CONFIG_LIBATA
682#define CONFIG_FSL_SATA
683#define CONFIG_SYS_SATA_MAX_DEVICE 1
684#define CONFIG_SATA1
685#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
686#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
687#define CONFIG_LBA48
688#define CONFIG_CMD_SATA
689#define CONFIG_DOS_PARTITION
690#define CONFIG_CMD_EXT2
691#endif
692
693/*
694 * USB
695 */
696#define CONFIG_HAS_FSL_DR_USB
697
698#ifdef CONFIG_HAS_FSL_DR_USB
699#define CONFIG_USB_EHCI
700#define CONFIG_CMD_USB
701#define CONFIG_USB_STORAGE
702#define CONFIG_USB_EHCI_FSL
703#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
704#define CONFIG_CMD_EXT2
705#endif
706
707/*
708 * SDHC
709 */
710#define CONFIG_MMC
711#ifdef CONFIG_MMC
712#define CONFIG_FSL_ESDHC
713#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
714#define CONFIG_CMD_MMC
715#define CONFIG_GENERIC_MMC
716#define CONFIG_CMD_EXT2
717#define CONFIG_CMD_FAT
718#define CONFIG_DOS_PARTITION
719#endif
720
721/* Qman/Bman */
722#ifndef CONFIG_NOBQFMAN
723#define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
Jeffrey Ladouceurf9c39742014-12-03 18:08:43 -0500724#define CONFIG_SYS_BMAN_NUM_PORTALS 10
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800725#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
726#ifdef CONFIG_PHYS_64BIT
727#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
728#else
729#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
730#endif
731#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500732#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
733#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
734#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
735#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
736#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
737 CONFIG_SYS_BMAN_CENA_SIZE)
738#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
739#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Jeffrey Ladouceurf9c39742014-12-03 18:08:43 -0500740#define CONFIG_SYS_QMAN_NUM_PORTALS 10
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800741#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
742#ifdef CONFIG_PHYS_64BIT
743#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
744#else
745#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
746#endif
747#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500748#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
749#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
750#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
751#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
752#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
753 CONFIG_SYS_QMAN_CENA_SIZE)
754#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
755#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800756
757#define CONFIG_SYS_DPAA_FMAN
758
759#define CONFIG_QE
760#define CONFIG_U_QE
761/* Default address of microcode for the Linux FMan driver */
762#if defined(CONFIG_SPIFLASH)
763/*
764 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
765 * env, so we got 0x110000.
766 */
767#define CONFIG_SYS_QE_FW_IN_SPIFLASH
768#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
769#define CONFIG_SYS_QE_FW_ADDR 0x130000
770#elif defined(CONFIG_SDCARD)
771/*
772 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
773 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
774 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080(0x820).
775 */
776#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
777#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
778#define CONFIG_SYS_QE_FW_ADDR (512 * 0x920)
779#elif defined(CONFIG_NAND)
780#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
781#define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE)
782#define CONFIG_SYS_QE_FW_ADDR (12 * CONFIG_SYS_NAND_BLOCK_SIZE)
783#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
784/*
785 * Slave has no ucode locally, it can fetch this from remote. When implementing
786 * in two corenet boards, slave's ucode could be stored in master's memory
787 * space, the address can be mapped from slave TLB->slave LAW->
788 * slave SRIO or PCIE outbound window->master inbound window->
789 * master LAW->the ucode address in master's memory space.
790 */
791#define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
792#define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
793#else
794#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
795#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
796#define CONFIG_SYS_QE_FW_ADDR 0xEFE00000
797#endif
798#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
799#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
800#endif /* CONFIG_NOBQFMAN */
801
802#ifdef CONFIG_SYS_DPAA_FMAN
803#define CONFIG_FMAN_ENET
804#define CONFIG_PHYLIB_10G
805#define CONFIG_PHY_VITESSE
806#define CONFIG_PHY_REALTEK
807#define CONFIG_PHY_TERANETICS
808#define RGMII_PHY1_ADDR 0x1
809#define RGMII_PHY2_ADDR 0x2
810#define SGMII_CARD_AQ_PHY_ADDR_S3 0x3
811#define SGMII_CARD_AQ_PHY_ADDR_S4 0x4
812#define SGMII_CARD_AQ_PHY_ADDR_S5 0x5
813#define SGMII_CARD_PORT1_PHY_ADDR 0x1C
814#define SGMII_CARD_PORT2_PHY_ADDR 0x1D
815#define SGMII_CARD_PORT3_PHY_ADDR 0x1E
816#define SGMII_CARD_PORT4_PHY_ADDR 0x1F
817#endif
818
819#ifdef CONFIG_FMAN_ENET
820#define CONFIG_MII /* MII PHY management */
821#define CONFIG_ETHPRIME "FM1@DTSEC4"
822#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
823#endif
824
825/*
826 * Dynamic MTD Partition support with mtdparts
827 */
828#ifndef CONFIG_SYS_NO_FLASH
829#define CONFIG_MTD_DEVICE
830#define CONFIG_MTD_PARTITIONS
831#define CONFIG_CMD_MTDPARTS
832#define CONFIG_FLASH_CFI_MTD
833#define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \
834 "spi0=spife110000.0"
835#define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \
836 "128k(dtb),96m(fs),-(user);"\
837 "fff800000.flash:2m(uboot),9m(kernel),"\
838 "128k(dtb),96m(fs),-(user);spife110000.0:" \
839 "2m(uboot),9m(kernel),128k(dtb),-(user)"
840#endif
841
842/*
843 * Environment
844 */
845#define CONFIG_LOADS_ECHO /* echo on for serial download */
846#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
847
848/*
849 * Command line configuration.
850 */
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800851#define CONFIG_CMD_DATE
852#define CONFIG_CMD_DHCP
853#define CONFIG_CMD_EEPROM
854#define CONFIG_CMD_ELF
855#define CONFIG_CMD_ERRATA
856#define CONFIG_CMD_GREPENV
857#define CONFIG_CMD_IRQ
858#define CONFIG_CMD_I2C
859#define CONFIG_CMD_MII
860#define CONFIG_CMD_PING
861#define CONFIG_CMD_REGINFO
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800862
863#ifdef CONFIG_PCI
864#define CONFIG_CMD_PCI
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800865#endif
866
867/*
868 * Miscellaneous configurable options
869 */
870#define CONFIG_SYS_LONGHELP /* undef to save memory */
871#define CONFIG_CMDLINE_EDITING /* Command-line editing */
872#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
873#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Shengzhou Liu9eca55f2014-11-24 17:11:55 +0800874#ifdef CONFIG_CMD_KGDB
875#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
876#else
877#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
878#endif
879#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
880#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
881#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
882
883/*
884 * For booting Linux, the board info and command line data
885 * have to be in the first 64 MB of memory, since this is
886 * the maximum mapped by the Linux kernel during initialization.
887 */
888#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
889#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
890
891#ifdef CONFIG_CMD_KGDB
892#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
893#endif
894
895/*
896 * Environment Configuration
897 */
898#define CONFIG_ROOTPATH "/opt/nfsroot"
899#define CONFIG_BOOTFILE "uImage"
900#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */
901#define CONFIG_LOADADDR 1000000 /* default location for tftp, bootm */
902#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
903#define CONFIG_BAUDRATE 115200
904#define __USB_PHY_TYPE utmi
905
906
907#define CONFIG_EXTRA_ENV_SETTINGS \
908 "hwconfig=fsl_ddr:ctlr_intlv=cacheline,bank_intlv=cs0_cs1;\0" \
909 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
910 "bootargs=root=/dev/ram rw console=ttyS0,115200\0" \
911 "ramdiskfile=t1024qds/ramdisk.uboot\0" \
912 "fdtfile=t1024qds/t1024qds.dtb\0" \
913 "netdev=eth0\0" \
914 "video-mode=fslfb:1024x768-32@60,monitor=dvi\0" \
915 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
916 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
917 "tftpflash=tftpboot $loadaddr $uboot && " \
918 "protect off $ubootaddr +$filesize && " \
919 "erase $ubootaddr +$filesize && " \
920 "cp.b $loadaddr $ubootaddr $filesize && " \
921 "protect on $ubootaddr +$filesize && " \
922 "cmp.b $loadaddr $ubootaddr $filesize\0" \
923 "consoledev=ttyS0\0" \
924 "ramdiskaddr=2000000\0" \
925 "fdtaddr=d00000\0" \
926 "bdev=sda3\0"
927
928#define CONFIG_LINUX \
929 "setenv bootargs root=/dev/ram rw " \
930 "console=$consoledev,$baudrate $othbootargs;" \
931 "setenv ramdiskaddr 0x02000000;" \
932 "setenv fdtaddr 0x00c00000;" \
933 "setenv loadaddr 0x1000000;" \
934 "bootm $loadaddr $ramdiskaddr $fdtaddr"
935
936#define CONFIG_NFSBOOTCOMMAND \
937 "setenv bootargs root=/dev/nfs rw " \
938 "nfsroot=$serverip:$rootpath " \
939 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
940 "console=$consoledev,$baudrate $othbootargs;" \
941 "tftp $loadaddr $bootfile;" \
942 "tftp $fdtaddr $fdtfile;" \
943 "bootm $loadaddr - $fdtaddr"
944
945#define CONFIG_BOOTCOMMAND CONFIG_LINUX
946
947#ifdef CONFIG_SECURE_BOOT
948#include <asm/fsl_secure_boot.h>
949#endif
950
951#endif /* __T1024QDS_H */