blob: bb2642d46c86d29817ad73ba43c726b882371f77 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Adrian Alonso1ea23b12015-09-02 13:54:17 -05002/*
3 * Copyright (C) 2015 Freescale Semiconductor, Inc.
4 *
5 * Author:
6 * Peng Fan <Peng.Fan@freescale.com>
Adrian Alonso1ea23b12015-09-02 13:54:17 -05007 */
8
9#ifndef __ARCH_ARM_MACH_MX7_CCM_REGS_H__
10#define __ARCH_ARM_MACH_MX7_CCM_REGS_H__
11
12#include <asm/arch/imx-regs.h>
13#include <asm/io.h>
14
15#define CCM_GPR0_OFFSET 0x0
16#define CCM_OBSERVE0_OFFSET 0x0400
17#define CCM_SCTRL0_OFFSET 0x0800
18#define CCM_CCGR0_OFFSET 0x4000
19#define CCM_ROOT0_TARGET_OFFSET 0x8000
20
21#ifndef __ASSEMBLY__
22
23struct mxc_ccm_ccgr {
24 uint32_t ccgr;
25 uint32_t ccgr_set;
26 uint32_t ccgr_clr;
27 uint32_t ccgr_tog;
28};
29
30struct mxc_ccm_root_slice {
31 uint32_t target_root;
32 uint32_t target_root_set;
33 uint32_t target_root_clr;
34 uint32_t target_root_tog;
35 uint32_t reserved_0[4];
36 uint32_t post;
37 uint32_t post_root_set;
38 uint32_t post_root_clr;
39 uint32_t post_root_tog;
40 uint32_t pre;
41 uint32_t pre_root_set;
42 uint32_t pre_root_clr;
43 uint32_t pre_root_tog;
44 uint32_t reserved_1[12];
45 uint32_t access_ctrl;
46 uint32_t access_ctrl_root_set;
47 uint32_t access_ctrl_root_clr;
48 uint32_t access_ctrl_root_tog;
49};
50
51/** CCM - Peripheral register structure */
52struct mxc_ccm_reg {
53 uint32_t gpr0;
54 uint32_t gpr0_set;
55 uint32_t gpr0_clr;
56 uint32_t gpr0_tog;
57 uint32_t reserved_0[4092];
58 struct mxc_ccm_ccgr ccgr_array[191]; /* offset 0x4000 */
59 uint32_t reserved_1[3332];
Peng Fane9c48832020-09-16 15:17:18 +080060 struct mxc_ccm_root_slice root[125]; /* offset 0x8000 */
Adrian Alonso1ea23b12015-09-02 13:54:17 -050061
62};
63
64struct mxc_ccm_anatop_reg {
65 uint32_t ctrl_24m; /* offset 0x0000 */
66 uint32_t ctrl_24m_set;
67 uint32_t ctrl_24m_clr;
68 uint32_t ctrl_24m_tog;
69 uint32_t rcosc_config0; /* offset 0x0010 */
70 uint32_t rcosc_config0_set;
71 uint32_t rcosc_config0_clr;
72 uint32_t rcosc_config0_tog;
73 uint32_t rcosc_config1; /* offset 0x0020 */
74 uint32_t rcosc_config1_set;
75 uint32_t rcosc_config1_clr;
76 uint32_t rcosc_config1_tog;
77 uint32_t rcosc_config2; /* offset 0x0030 */
78 uint32_t rcosc_config2_set;
79 uint32_t rcosc_config2_clr;
80 uint32_t rcosc_config2_tog;
81 uint8_t reserved_0[16];
82 uint32_t osc_32k; /* offset 0x0050 */
83 uint32_t osc_32k_set;
84 uint32_t osc_32k_clr;
85 uint32_t osc_32k_tog;
86 uint32_t pll_arm; /* offset 0x0060 */
87 uint32_t pll_arm_set;
88 uint32_t pll_arm_clr;
89 uint32_t pll_arm_tog;
90 uint32_t pll_ddr; /* offset 0x0070 */
91 uint32_t pll_ddr_set;
92 uint32_t pll_ddr_clr;
93 uint32_t pll_ddr_tog;
94 uint32_t pll_ddr_ss; /* offset 0x0080 */
95 uint8_t reserved_1[12];
96 uint32_t pll_ddr_num; /* offset 0x0090 */
97 uint8_t reserved_2[12];
98 uint32_t pll_ddr_denom; /* offset 0x00a0 */
99 uint8_t reserved_3[12];
100 uint32_t pll_480; /* offset 0x00b0 */
101 uint32_t pll_480_set;
102 uint32_t pll_480_clr;
103 uint32_t pll_480_tog;
104 uint32_t pfd_480a; /* offset 0x00c0 */
105 uint32_t pfd_480a_set;
106 uint32_t pfd_480a_clr;
107 uint32_t pfd_480a_tog;
108 uint32_t pfd_480b; /* offset 0x00d0 */
109 uint32_t pfd_480b_set;
110 uint32_t pfd_480b_clr;
111 uint32_t pfd_480b_tog;
112 uint32_t pll_enet; /* offset 0x00e0 */
113 uint32_t pll_enet_set;
114 uint32_t pll_enet_clr;
115 uint32_t pll_enet_tog;
116 uint32_t pll_audio; /* offset 0x00f0 */
117 uint32_t pll_audio_set;
118 uint32_t pll_audio_clr;
119 uint32_t pll_audio_tog;
120 uint32_t pll_audio_ss; /* offset 0x0100 */
121 uint8_t reserved_4[12];
122 uint32_t pll_audio_num; /* offset 0x0110 */
123 uint8_t reserved_5[12];
124 uint32_t pll_audio_denom; /* offset 0x0120 */
125 uint8_t reserved_6[12];
126 uint32_t pll_video; /* offset 0x0130 */
127 uint32_t pll_video_set;
128 uint32_t pll_video_clr;
129 uint32_t pll_video_tog;
130 uint32_t pll_video_ss; /* offset 0x0140 */
131 uint8_t reserved_7[12];
132 uint32_t pll_video_num; /* offset 0x0150 */
133 uint8_t reserved_8[12];
134 uint32_t pll_video_denom; /* offset 0x0160 */
135 uint8_t reserved_9[12];
136 uint32_t clk_misc0; /* offset 0x0170 */
137 uint32_t clk_misc0_set;
138 uint32_t clk_misc0_clr;
139 uint32_t clk_misc0_tog;
140 uint32_t clk_rsvd; /* offset 0x0180 */
141 uint8_t reserved_10[124];
142 uint32_t reg_1p0a; /* offset 0x0200 */
143 uint32_t reg_1p0a_set;
144 uint32_t reg_1p0a_clr;
145 uint32_t reg_1p0a_tog;
146 uint32_t reg_1p0d; /* offsest 0x0210 */
147 uint32_t reg_1p0d_set;
148 uint32_t reg_1p0d_clr;
149 uint32_t reg_1p0d_tog;
150 uint32_t reg_hsic_1p2; /* offset 0x0220 */
151 uint32_t reg_hsic_1p2_set;
152 uint32_t reg_hsic_1p2_clr;
153 uint32_t reg_hsic_1p2_tog;
154 uint32_t reg_lpsr_1p0; /* offset 0x0230 */
155 uint32_t reg_lpsr_1p0_set;
156 uint32_t reg_lpsr_1p0_clr;
157 uint32_t reg_lpsr_1p0_tog;
158 uint32_t reg_3p0; /* offset 0x0240 */
159 uint32_t reg_3p0_set;
160 uint32_t reg_3p0_clr;
161 uint32_t reg_3p0_tog;
162 uint32_t reg_snvs; /* offset 0x0250 */
163 uint32_t reg_snvs_set;
164 uint32_t reg_snvs_clr;
165 uint32_t reg_snvs_tog;
166 uint32_t analog_debug_misc0; /* offset 0x0260 */
167 uint32_t analog_debug_misc0_set;
168 uint32_t analog_debug_misc0_clr;
169 uint32_t analog_debug_misc0_tog;
170 uint32_t ref; /* offset 0x0270 */
171 uint32_t ref_set;
172 uint32_t ref_clr;
173 uint32_t ref_tog;
174 uint8_t reserved_11[128];
175 uint32_t tempsense0; /* offset 0x0300 */
176 uint32_t tempsense0_set;
177 uint32_t tempsense0_clr;
178 uint32_t tempsense0_tog;
179 uint32_t tempsense1; /* offset 0x0310 */
180 uint32_t tempsense1_set;
181 uint32_t tempsense1_clr;
182 uint32_t tempsense1_tog;
183 uint32_t tempsense_trim; /* offset 0x0320 */
184 uint32_t tempsense_trim_set;
185 uint32_t tempsense_trim_clr;
186 uint32_t tempsense_trim_tog;
187 uint32_t lowpwr_ctrl; /* offset 0x0330 */
188 uint32_t lowpwr_ctrl_set;
189 uint32_t lowpwr_ctrl_clr;
190 uint32_t lowpwr_ctrl_tog;
191 uint32_t snvs_tamper_offset_ctrl; /* offset 0x0340 */
192 uint32_t snvs_tamper_offset_ctrl_set;
193 uint32_t snvs_tamper_offset_ctrl_clr;
194 uint32_t snvs_tamper_offset_ctrl_tog;
195 uint32_t snvs_tamper_pull_ctrl; /* offset 0x0350 */
196 uint32_t snvs_tamper_pull_ctrl_set;
197 uint32_t snvs_tamper_pull_ctrl_clr;
198 uint32_t snvs_tamper_pull_ctrl_tog;
199 uint32_t snvs_test; /* offset 0x0360 */
200 uint32_t snvs_test_set;
201 uint32_t snvs_test_clr;
202 uint32_t snvs_test_tog;
203 uint32_t snvs_tamper_trim_ctrl; /* offset 0x0370 */
204 uint32_t snvs_tamper_trim_ctrl_set;
205 uint32_t snvs_tamper_trim_ctrl_ctrl;
206 uint32_t snvs_tamper_trim_ctrl_tog;
207 uint32_t snvs_misc_ctrl; /* offset 0x0380 */
208 uint32_t snvs_misc_ctrl_set;
209 uint32_t snvs_misc_ctrl_clr;
210 uint32_t snvs_misc_ctrl_tog;
211 uint8_t reserved_12[112];
212 uint32_t misc; /* offset 0x0400 */
213 uint8_t reserved_13[252];
214 uint32_t adc0; /* offset 0x0500 */
215 uint8_t reserved_14[12];
216 uint32_t adc1; /* offset 0x0510 */
217 uint8_t reserved_15[748];
218 uint32_t digprog; /* offset 0x0800 */
219};
220#endif
221
222#define ANADIG_CLK_MISC0_PFD_480_AUTOGATE_EN_MASK (0x01 << 17)
223
224#define ANADIG_PLL_LOCK 0x80000000
225
226#define ANADIG_PLL_ARM_PWDN_MASK (0x01 << 12)
227#define ANADIG_PLL_480_PWDN_MASK (0x01 << 12)
228#define ANADIG_PLL_DDR_PWDN_MASK (0x01 << 20)
229#define ANADIG_PLL_ENET_PWDN_MASK (0x01 << 5)
230#define ANADIG_PLL_VIDEO_PWDN_MASK (0x01 << 12)
231
Adrian Alonso1ea23b12015-09-02 13:54:17 -0500232#define ANATOP_PFD480B_PFD4_FRAC_MASK 0x0000003f
233#define ANATOP_PFD480B_PFD4_FRAC_320M_VAL 0x0000001B
234#define ANATOP_PFD480B_PFD4_FRAC_392M_VAL 0x00000016
235#define ANATOP_PFD480B_PFD4_FRAC_432M_VAL 0x00000014
236
237/* PLL_ARM Bit Fields */
238#define CCM_ANALOG_PLL_ARM_DIV_SELECT_MASK 0x7F
239#define CCM_ANALOG_PLL_ARM_DIV_SELECT_SHIFT 0
240#define CCM_ANALOG_PLL_ARM_HALF_LF_MASK 0x80
241#define CCM_ANALOG_PLL_ARM_HALF_LF_SHIFT 7
242#define CCM_ANALOG_PLL_ARM_DOUBLE_LF_MASK 0x100
243#define CCM_ANALOG_PLL_ARM_DOUBLE_LF_SHIFT 8
244#define CCM_ANALOG_PLL_ARM_HALF_CP_MASK 0x200
245#define CCM_ANALOG_PLL_ARM_HALF_CP_SHIFT 9
246#define CCM_ANALOG_PLL_ARM_DOUBLE_CP_MASK 0x400
247#define CCM_ANALOG_PLL_ARM_DOUBLE_CP_SHIFT 10
248#define CCM_ANALOG_PLL_ARM_HOLD_RING_OFF_MASK 0x800
249#define CCM_ANALOG_PLL_ARM_HOLD_RING_OFF_SHIFT 11
250#define CCM_ANALOG_PLL_ARM_POWERDOWN_MASK 0x1000
251#define CCM_ANALOG_PLL_ARM_POWERDOWN_SHIFT 12
252#define CCM_ANALOG_PLL_ARM_ENABLE_CLK_MASK 0x2000
253#define CCM_ANALOG_PLL_ARM_ENABLE_CLK_SHIFT 13
254#define CCM_ANALOG_PLL_ARM_BYPASS_CLK_SRC_MASK 0xC000
255#define CCM_ANALOG_PLL_ARM_BYPASS_CLK_SRC_SHIFT 14
256#define CCM_ANALOG_PLL_ARM_BYPASS_MASK 0x10000
257#define CCM_ANALOG_PLL_ARM_BYPASS_SHIFT 16
258#define CCM_ANALOG_PLL_ARM_LVDS_SEL_MASK 0x20000
259#define CCM_ANALOG_PLL_ARM_LVDS_SEL_SHIFT 17
260#define CCM_ANALOG_PLL_ARM_LVDS_24MHZ_SEL_MASK 0x40000
261#define CCM_ANALOG_PLL_ARM_LVDS_24MHZ_SEL_SHIFT 18
262#define CCM_ANALOG_PLL_ARM_PLL_SEL_MASK 0x80000
263#define CCM_ANALOG_PLL_ARM_PLL_SEL_SHIFT 19
264#define CCM_ANALOG_PLL_ARM_PLL_ARM_OVERRIDE_MASK 0x100000
265#define CCM_ANALOG_PLL_ARM_PLL_ARM_OVERRIDE_SHIFT 20
266#define CCM_ANALOG_PLL_ARM_RSVD0_MASK 0x7FE00000
267#define CCM_ANALOG_PLL_ARM_RSVD0_SHIFT 21
268#define CCM_ANALOG_PLL_ARM_LOCK_MASK 0x80000000
269#define CCM_ANALOG_PLL_ARM_LOCK_SHIFT 31
270
271/* PLL_DDR Bit Fields */
272#define CCM_ANALOG_PLL_DDR_DIV_SELECT_MASK 0x7F
273#define CCM_ANALOG_PLL_DDR_DIV_SELECT_SHIFT 0
274#define CCM_ANALOG_PLL_DDR_HALF_LF_MASK 0x80
275#define CCM_ANALOG_PLL_DDR_HALF_LF_SHIFT 7
276#define CCM_ANALOG_PLL_DDR_DOUBLE_LF_MASK 0x100
277#define CCM_ANALOG_PLL_DDR_DOUBLE_LF_SHIFT 8
278#define CCM_ANALOG_PLL_DDR_HALF_CP_MASK 0x200
279#define CCM_ANALOG_PLL_DDR_HALF_CP_SHIFT 9
280#define CCM_ANALOG_PLL_DDR_DOUBLE_CP_MASK 0x400
281#define CCM_ANALOG_PLL_DDR_DOUBLE_CP_SHIFT 10
282#define CCM_ANALOG_PLL_DDR_HOLD_RING_OFF_MASK 0x800
283#define CCM_ANALOG_PLL_DDR_HOLD_RING_OFF_SHIFT 11
284#define CCM_ANALOG_PLL_DDR_DIV2_ENABLE_CLK_MASK 0x1000
285#define CCM_ANALOG_PLL_DDR_DIV2_ENABLE_CLK_SHIFT 12
286#define CCM_ANALOG_PLL_DDR_ENABLE_CLK_MASK 0x2000
287#define CCM_ANALOG_PLL_DDR_ENABLE_CLK_SHIFT 13
288#define CCM_ANALOG_PLL_DDR_BYPASS_CLK_SRC_MASK 0xC000
289#define CCM_ANALOG_PLL_DDR_BYPASS_CLK_SRC_SHIFT 14
290#define CCM_ANALOG_PLL_DDR_BYPASS_MASK 0x10000
291#define CCM_ANALOG_PLL_DDR_BYPASS_SHIFT 16
292#define CCM_ANALOG_PLL_DDR_DITHER_ENABLE_MASK 0x20000
293#define CCM_ANALOG_PLL_DDR_DITHER_ENABLE_SHIFT 17
294#define CCM_ANALOG_PLL_DDR_PFD_OFFSET_EN_MASK 0x40000
295#define CCM_ANALOG_PLL_DDR_PFD_OFFSET_EN_SHIFT 18
296#define CCM_ANALOG_PLL_DDR_PLL_DDR_OVERRIDE_MASK 0x80000
297#define CCM_ANALOG_PLL_DDR_PLL_DDR_OVERRIDE_SHIFT 19
298#define CCM_ANALOG_PLL_DDR_POWERDOWN_MASK 0x100000
299#define CCM_ANALOG_PLL_DDR_POWERDOWN_SHIFT 20
300#define CCM_ANALOG_PLL_DDR_TEST_DIV_SELECT_MASK 0x600000
301#define CCM_ANALOG_PLL_DDR_TEST_DIV_SELECT_SHIFT 21
302#define CCM_ANALOG_PLL_DDR_RSVD1_MASK 0x7F800000
303#define CCM_ANALOG_PLL_DDR_RSVD1_SHIFT 23
304#define CCM_ANALOG_PLL_DDR_LOCK_MASK 0x80000000
305#define CCM_ANALOG_PLL_DDR_LOCK_SHIFT 31
306
307/* PLL_480 Bit Fields */
308#define CCM_ANALOG_PLL_480_DIV_SELECT_MASK 0x1
309#define CCM_ANALOG_PLL_480_DIV_SELECT_SHIFT 0
310#define CCM_ANALOG_PLL_480_RSVD0_MASK 0xE
311#define CCM_ANALOG_PLL_480_RSVD0_SHIFT 1
312#define CCM_ANALOG_PLL_480_MAIN_DIV1_CLKGATE_MASK 0x10
313#define CCM_ANALOG_PLL_480_MAIN_DIV1_CLKGATE_SHIFT 4
314#define CCM_ANALOG_PLL_480_MAIN_DIV2_CLKGATE_MASK 0x20
315#define CCM_ANALOG_PLL_480_MAIN_DIV2_CLKGATE_SHIFT 5
316#define CCM_ANALOG_PLL_480_MAIN_DIV4_CLKGATE_MASK 0x40
317#define CCM_ANALOG_PLL_480_MAIN_DIV4_CLKGATE_SHIFT 6
318#define CCM_ANALOG_PLL_480_HALF_LF_MASK 0x80
319#define CCM_ANALOG_PLL_480_HALF_LF_SHIFT 7
320#define CCM_ANALOG_PLL_480_DOUBLE_LF_MASK 0x100
321#define CCM_ANALOG_PLL_480_DOUBLE_LF_SHIFT 8
322#define CCM_ANALOG_PLL_480_HALF_CP_MASK 0x200
323#define CCM_ANALOG_PLL_480_HALF_CP_SHIFT 9
324#define CCM_ANALOG_PLL_480_DOUBLE_CP_MASK 0x400
325#define CCM_ANALOG_PLL_480_DOUBLE_CP_SHIFT 10
326#define CCM_ANALOG_PLL_480_HOLD_RING_OFF_MASK 0x800
327#define CCM_ANALOG_PLL_480_HOLD_RING_OFF_SHIFT 11
328#define CCM_ANALOG_PLL_480_POWERDOWN_MASK 0x1000
329#define CCM_ANALOG_PLL_480_POWERDOWN_SHIFT 12
330#define CCM_ANALOG_PLL_480_ENABLE_CLK_MASK 0x2000
331#define CCM_ANALOG_PLL_480_ENABLE_CLK_SHIFT 13
332#define CCM_ANALOG_PLL_480_BYPASS_CLK_SRC_MASK 0xC000
333#define CCM_ANALOG_PLL_480_BYPASS_CLK_SRC_SHIFT 14
334#define CCM_ANALOG_PLL_480_BYPASS_MASK 0x10000
335#define CCM_ANALOG_PLL_480_BYPASS_SHIFT 16
336#define CCM_ANALOG_PLL_480_PLL_480_OVERRIDE_MASK 0x20000
337#define CCM_ANALOG_PLL_480_PLL_480_OVERRIDE_SHIFT 17
338#define CCM_ANALOG_PLL_480_PFD0_OVERRIDE_MASK 0x40000
339#define CCM_ANALOG_PLL_480_PFD0_OVERRIDE_SHIFT 18
340#define CCM_ANALOG_PLL_480_PFD1_OVERRIDE_MASK 0x80000
341#define CCM_ANALOG_PLL_480_PFD1_OVERRIDE_SHIFT 19
342#define CCM_ANALOG_PLL_480_PFD2_OVERRIDE_MASK 0x100000
343#define CCM_ANALOG_PLL_480_PFD2_OVERRIDE_SHIFT 20
344#define CCM_ANALOG_PLL_480_PFD3_OVERRIDE_MASK 0x200000
345#define CCM_ANALOG_PLL_480_PFD3_OVERRIDE_SHIFT 21
346#define CCM_ANALOG_PLL_480_PFD4_OVERRIDE_MASK 0x400000
347#define CCM_ANALOG_PLL_480_PFD4_OVERRIDE_SHIFT 22
348#define CCM_ANALOG_PLL_480_PFD5_OVERRIDE_MASK 0x800000
349#define CCM_ANALOG_PLL_480_PFD5_OVERRIDE_SHIFT 23
350#define CCM_ANALOG_PLL_480_PFD6_OVERRIDE_MASK 0x1000000
351#define CCM_ANALOG_PLL_480_PFD6_OVERRIDE_SHIFT 24
352#define CCM_ANALOG_PLL_480_PFD7_OVERRIDE_MASK 0x2000000
353#define CCM_ANALOG_PLL_480_PFD7_OVERRIDE_SHIFT 25
354#define CCM_ANALOG_PLL_480_PFD0_DIV2_CLKGATE_MASK 0x4000000
355#define CCM_ANALOG_PLL_480_PFD0_DIV2_CLKGATE_SHIFT 26
356#define CCM_ANALOG_PLL_480_PFD1_DIV2_CLKGATE_MASK 0x8000000
357#define CCM_ANALOG_PLL_480_PFD1_DIV2_CLKGATE_SHIFT 27
358#define CCM_ANALOG_PLL_480_PFD2_DIV2_CLKGATE_MASK 0x10000000
359#define CCM_ANALOG_PLL_480_PFD2_DIV2_CLKGATE_SHIFT 28
360#define CCM_ANALOG_PLL_480_RSVD1_MASK 0x60000000
361#define CCM_ANALOG_PLL_480_RSVD1_SHIFT 29
362#define CCM_ANALOG_PLL_480_LOCK_MASK 0x80000000
363#define CCM_ANALOG_PLL_480_LOCK_SHIFT 31
364
365/* PFD_480A Bit Fields */
366#define CCM_ANALOG_PFD_480A_PFD0_FRAC_MASK 0x3F
367#define CCM_ANALOG_PFD_480A_PFD0_FRAC_SHIFT 0
368#define CCM_ANALOG_PFD_480A_PFD0_STABLE_MASK 0x40
369#define CCM_ANALOG_PFD_480A_PFD0_STABLE_SHIFT 6
370#define CCM_ANALOG_PFD_480A_PFD0_DIV1_CLKGATE_MASK 0x80
371#define CCM_ANALOG_PFD_480A_PFD0_DIV1_CLKGATE_SHIFT 7
372#define CCM_ANALOG_PFD_480A_PFD1_FRAC_MASK 0x3F00
373#define CCM_ANALOG_PFD_480A_PFD1_FRAC_SHIFT 8
374#define CCM_ANALOG_PFD_480A_PFD1_STABLE_MASK 0x4000
375#define CCM_ANALOG_PFD_480A_PFD1_STABLE_SHIFT 14
376#define CCM_ANALOG_PFD_480A_PFD1_DIV1_CLKGATE_MASK 0x8000
377#define CCM_ANALOG_PFD_480A_PFD1_DIV1_CLKGATE_SHIFT 15
378#define CCM_ANALOG_PFD_480A_PFD2_FRAC_MASK 0x3F0000
379#define CCM_ANALOG_PFD_480A_PFD2_FRAC_SHIFT 16
380#define CCM_ANALOG_PFD_480A_PFD2_STABLE_MASK 0x400000
381#define CCM_ANALOG_PFD_480A_PFD2_STABLE_SHIFT 22
382#define CCM_ANALOG_PFD_480A_PFD2_DIV1_CLKGATE_MASK 0x800000
383#define CCM_ANALOG_PFD_480A_PFD2_DIV1_CLKGATE_SHIFT 23
384#define CCM_ANALOG_PFD_480A_PFD3_FRAC_MASK 0x3F000000
385#define CCM_ANALOG_PFD_480A_PFD3_FRAC_SHIFT 24
386#define CCM_ANALOG_PFD_480A_PFD3_STABLE_MASK 0x40000000
387#define CCM_ANALOG_PFD_480A_PFD3_STABLE_SHIFT 30
388#define CCM_ANALOG_PFD_480A_PFD3_DIV1_CLKGATE_MASK 0x80000000
389#define CCM_ANALOG_PFD_480A_PFD3_DIV1_CLKGATE_SHIFT 31
390/* PFD_480B Bit Fields */
391#define CCM_ANALOG_PFD_480B_PFD4_FRAC_MASK 0x3F
392#define CCM_ANALOG_PFD_480B_PFD4_FRAC_SHIFT 0
393#define CCM_ANALOG_PFD_480B_PFD4_STABLE_MASK 0x40
394#define CCM_ANALOG_PFD_480B_PFD4_STABLE_SHIFT 6
395#define CCM_ANALOG_PFD_480B_PFD4_DIV1_CLKGATE_MASK 0x80
396#define CCM_ANALOG_PFD_480B_PFD4_DIV1_CLKGATE_SHIFT 7
397#define CCM_ANALOG_PFD_480B_PFD5_FRAC_MASK 0x3F00
398#define CCM_ANALOG_PFD_480B_PFD5_FRAC_SHIFT 8
399#define CCM_ANALOG_PFD_480B_PFD5_STABLE_MASK 0x4000
400#define CCM_ANALOG_PFD_480B_PFD5_STABLE_SHIFT 14
401#define CCM_ANALOG_PFD_480B_PFD5_DIV1_CLKGATE_MASK 0x8000
402#define CCM_ANALOG_PFD_480B_PFD5_DIV1_CLKGATE_SHIFT 15
403#define CCM_ANALOG_PFD_480B_PFD6_FRAC_MASK 0x3F0000
404#define CCM_ANALOG_PFD_480B_PFD6_FRAC_SHIFT 16
405#define CCM_ANALOG_PFD_480B_PFD6_STABLE_MASK 0x400000
406#define CCM_ANALOG_PFD_480B_PFD6_STABLE_SHIFT 22
407#define CCM_ANALOG_PFD_480B_PFD6_DIV1_CLKGATE_MASK 0x800000
408#define CCM_ANALOG_PFD_480B_PFD6_DIV1_CLKGATE_SHIFT 23
409#define CCM_ANALOG_PFD_480B_PFD7_FRAC_MASK 0x3F000000
410#define CCM_ANALOG_PFD_480B_PFD7_FRAC_SHIFT 24
411#define CCM_ANALOG_PFD_480B_PFD7_STABLE_MASK 0x40000000
412#define CCM_ANALOG_PFD_480B_PFD7_STABLE_SHIFT 30
413#define CCM_ANALOG_PFD_480B_PFD7_DIV1_CLKGATE_MASK 0x80000000
414#define CCM_ANALOG_PFD_480B_PFD7_DIV1_CLKGATE_SHIFT 31
415
416/* PLL_ENET Bit Fields */
417#define CCM_ANALOG_PLL_ENET_HALF_LF_MASK 0x1
418#define CCM_ANALOG_PLL_ENET_HALF_LF_SHIFT 0
419#define CCM_ANALOG_PLL_ENET_DOUBLE_LF_MASK 0x2
420#define CCM_ANALOG_PLL_ENET_DOUBLE_LF_SHIFT 1
421#define CCM_ANALOG_PLL_ENET_HALF_CP_MASK 0x4
422#define CCM_ANALOG_PLL_ENET_HALF_CP_SHIFT 2
423#define CCM_ANALOG_PLL_ENET_DOUBLE_CP_MASK 0x8
424#define CCM_ANALOG_PLL_ENET_DOUBLE_CP_SHIFT 3
425#define CCM_ANALOG_PLL_ENET_HOLD_RING_OFF_MASK 0x10
426#define CCM_ANALOG_PLL_ENET_HOLD_RING_OFF_SHIFT 4
427#define CCM_ANALOG_PLL_ENET_POWERDOWN_MASK 0x20
428#define CCM_ANALOG_PLL_ENET_POWERDOWN_SHIFT 5
429#define CCM_ANALOG_PLL_ENET_ENABLE_CLK_25MHZ_MASK 0x40
430#define CCM_ANALOG_PLL_ENET_ENABLE_CLK_25MHZ_SHIFT 6
431#define CCM_ANALOG_PLL_ENET_ENABLE_CLK_40MHZ_MASK 0x80
432#define CCM_ANALOG_PLL_ENET_ENABLE_CLK_40MHZ_SHIFT 7
433#define CCM_ANALOG_PLL_ENET_ENABLE_CLK_50MHZ_MASK 0x100
434#define CCM_ANALOG_PLL_ENET_ENABLE_CLK_50MHZ_SHIFT 8
435#define CCM_ANALOG_PLL_ENET_ENABLE_CLK_100MHZ_MASK 0x200
436#define CCM_ANALOG_PLL_ENET_ENABLE_CLK_100MHZ_SHIFT 9
437#define CCM_ANALOG_PLL_ENET_ENABLE_CLK_125MHZ_MASK 0x400
438#define CCM_ANALOG_PLL_ENET_ENABLE_CLK_125MHZ_SHIFT 10
439#define CCM_ANALOG_PLL_ENET_ENABLE_CLK_250MHZ_MASK 0x800
440#define CCM_ANALOG_PLL_ENET_ENABLE_CLK_250MHZ_SHIFT 11
441#define CCM_ANALOG_PLL_ENET_ENABLE_CLK_500MHZ_MASK 0x1000
442#define CCM_ANALOG_PLL_ENET_ENABLE_CLK_500MHZ_SHIFT 12
443#define CCM_ANALOG_PLL_ENET_PLL_ENET_OVERRIDE_MASK 0x2000
444#define CCM_ANALOG_PLL_ENET_PLL_ENET_OVERRIDE_SHIFT 13
445#define CCM_ANALOG_PLL_ENET_BYPASS_CLK_SRC_MASK 0xC000
446#define CCM_ANALOG_PLL_ENET_BYPASS_CLK_SRC_SHIFT 14
447#define CCM_ANALOG_PLL_ENET_BYPASS_MASK 0x10000
448#define CCM_ANALOG_PLL_ENET_BYPASS_SHIFT 16
449#define CCM_ANALOG_PLL_ENET_DITHER_ENABLE_MASK 0x20000
450#define CCM_ANALOG_PLL_ENET_DITHER_ENABLE_SHIFT 17
451#define CCM_ANALOG_PLL_ENET_PFD_OFFSET_EN_MASK 0x40000
452#define CCM_ANALOG_PLL_ENET_PFD_OFFSET_EN_SHIFT 18
453#define CCM_ANALOG_PLL_ENET_RSVD1_MASK 0x7FF80000
454#define CCM_ANALOG_PLL_ENET_RSVD1_SHIFT 19
455#define CCM_ANALOG_PLL_ENET_LOCK_MASK 0x80000000
456#define CCM_ANALOG_PLL_ENET_LOCK_SHIFT 31
457
458/* PLL_AUDIO Bit Fields */
459#define CCM_ANALOG_PLL_AUDIO_DIV_SELECT_MASK 0x7Fu
460#define CCM_ANALOG_PLL_AUDIO_DIV_SELECT_SHIFT 0
461#define CCM_ANALOG_PLL_AUDIO_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_AUDIO_DIV_SELECT_SHIFT))&CCM_ANALOG_PLL_AUDIO_DIV_SELECT_MASK)
462#define CCM_ANALOG_PLL_AUDIO_HALF_LF_MASK 0x80u
463#define CCM_ANALOG_PLL_AUDIO_HALF_LF_SHIFT 7
464#define CCM_ANALOG_PLL_AUDIO_DOUBLE_LF_MASK 0x100u
465#define CCM_ANALOG_PLL_AUDIO_DOUBLE_LF_SHIFT 8
466#define CCM_ANALOG_PLL_AUDIO_HALF_CP_MASK 0x200u
467#define CCM_ANALOG_PLL_AUDIO_HALF_CP_SHIFT 9
468#define CCM_ANALOG_PLL_AUDIO_DOUBLE_CP_MASK 0x400u
469#define CCM_ANALOG_PLL_AUDIO_DOUBLE_CP_SHIFT 10
470#define CCM_ANALOG_PLL_AUDIO_HOLD_RING_OFF_MASK 0x800u
471#define CCM_ANALOG_PLL_AUDIO_HOLD_RING_OFF_SHIFT 11
472#define CCM_ANALOG_PLL_AUDIO_POWERDOWN_MASK 0x1000u
473#define CCM_ANALOG_PLL_AUDIO_POWERDOWN_SHIFT 12
474#define CCM_ANALOG_PLL_AUDIO_ENABLE_CLK_MASK 0x2000u
475#define CCM_ANALOG_PLL_AUDIO_ENABLE_CLK_SHIFT 13
476#define CCM_ANALOG_PLL_AUDIO_BYPASS_CLK_SRC_MASK 0xC000u
477#define CCM_ANALOG_PLL_AUDIO_BYPASS_CLK_SRC_SHIFT 14
478#define CCM_ANALOG_PLL_AUDIO_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_AUDIO_BYPASS_CLK_SRC_SHIFT))&CCM_ANALOG_PLL_AUDIO_BYPASS_CLK_SRC_MASK)
479#define CCM_ANALOG_PLL_AUDIO_BYPASS_MASK 0x10000u
480#define CCM_ANALOG_PLL_AUDIO_BYPASS_SHIFT 16
481#define CCM_ANALOG_PLL_AUDIO_DITHER_ENABLE_MASK 0x20000u
482#define CCM_ANALOG_PLL_AUDIO_DITHER_ENABLE_SHIFT 17
483#define CCM_ANALOG_PLL_AUDIO_PFD_OFFSET_EN_MASK 0x40000u
484#define CCM_ANALOG_PLL_AUDIO_PFD_OFFSET_EN_SHIFT 18
485#define CCM_ANALOG_PLL_AUDIO_TEST_DIV_SELECT_MASK 0x180000u
486#define CCM_ANALOG_PLL_AUDIO_TEST_DIV_SELECT_SHIFT 19
487#define CCM_ANALOG_PLL_AUDIO_TEST_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_AUDIO_TEST_DIV_SELECT_SHIFT))&CCM_ANALOG_PLL_AUDIO_TEST_DIV_SELECT_MASK)
488#define CCM_ANALOG_PLL_AUDIO_RSVD0_MASK 0x200000u
489#define CCM_ANALOG_PLL_AUDIO_RSVD0_SHIFT 21
490#define CCM_ANALOG_PLL_AUDIO_POST_DIV_SEL_MASK 0xC00000u
491#define CCM_ANALOG_PLL_AUDIO_POST_DIV_SEL_SHIFT 22
492#define CCM_ANALOG_PLL_AUDIO_POST_DIV_SEL(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_AUDIO_POST_DIV_SEL_SHIFT))&CCM_ANALOG_PLL_AUDIO_POST_DIV_SEL_MASK)
493#define CCM_ANALOG_PLL_AUDIO_PLL_AUDIO_OVERRIDE_MASK 0x1000000u
494#define CCM_ANALOG_PLL_AUDIO_PLL_AUDIO_OVERRIDE_SHIFT 24
495#define CCM_ANALOG_PLL_AUDIO_RSVD1_MASK 0x7E000000u
496#define CCM_ANALOG_PLL_AUDIO_RSVD1_SHIFT 25
497#define CCM_ANALOG_PLL_AUDIO_RSVD1(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_AUDIO_RSVD1_SHIFT))&CCM_ANALOG_PLL_AUDIO_RSVD1_MASK)
498#define CCM_ANALOG_PLL_AUDIO_LOCK_MASK 0x80000000u
499#define CCM_ANALOG_PLL_AUDIO_LOCK_SHIFT 31
500/* PLL_AUDIO_SET Bit Fields */
501#define CCM_ANALOG_PLL_AUDIO_SET_DIV_SELECT_MASK 0x7Fu
502#define CCM_ANALOG_PLL_AUDIO_SET_DIV_SELECT_SHIFT 0
503#define CCM_ANALOG_PLL_AUDIO_SET_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_AUDIO_SET_DIV_SELECT_SHIFT))&CCM_ANALOG_PLL_AUDIO_SET_DIV_SELECT_MASK)
504#define CCM_ANALOG_PLL_AUDIO_SET_HALF_LF_MASK 0x80u
505#define CCM_ANALOG_PLL_AUDIO_SET_HALF_LF_SHIFT 7
506#define CCM_ANALOG_PLL_AUDIO_SET_DOUBLE_LF_MASK 0x100u
507#define CCM_ANALOG_PLL_AUDIO_SET_DOUBLE_LF_SHIFT 8
508#define CCM_ANALOG_PLL_AUDIO_SET_HALF_CP_MASK 0x200u
509#define CCM_ANALOG_PLL_AUDIO_SET_HALF_CP_SHIFT 9
510#define CCM_ANALOG_PLL_AUDIO_SET_DOUBLE_CP_MASK 0x400u
511#define CCM_ANALOG_PLL_AUDIO_SET_DOUBLE_CP_SHIFT 10
512#define CCM_ANALOG_PLL_AUDIO_SET_HOLD_RING_OFF_MASK 0x800u
513#define CCM_ANALOG_PLL_AUDIO_SET_HOLD_RING_OFF_SHIFT 11
514#define CCM_ANALOG_PLL_AUDIO_SET_POWERDOWN_MASK 0x1000u
515#define CCM_ANALOG_PLL_AUDIO_SET_POWERDOWN_SHIFT 12
516#define CCM_ANALOG_PLL_AUDIO_SET_ENABLE_CLK_MASK 0x2000u
517#define CCM_ANALOG_PLL_AUDIO_SET_ENABLE_CLK_SHIFT 13
518#define CCM_ANALOG_PLL_AUDIO_SET_BYPASS_CLK_SRC_MASK 0xC000u
519#define CCM_ANALOG_PLL_AUDIO_SET_BYPASS_CLK_SRC_SHIFT 14
520#define CCM_ANALOG_PLL_AUDIO_SET_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_AUDIO_SET_BYPASS_CLK_SRC_SHIFT))&CCM_ANALOG_PLL_AUDIO_SET_BYPASS_CLK_SRC_MASK)
521#define CCM_ANALOG_PLL_AUDIO_SET_BYPASS_MASK 0x10000u
522#define CCM_ANALOG_PLL_AUDIO_SET_BYPASS_SHIFT 16
523#define CCM_ANALOG_PLL_AUDIO_SET_DITHER_ENABLE_MASK 0x20000u
524#define CCM_ANALOG_PLL_AUDIO_SET_DITHER_ENABLE_SHIFT 17
525#define CCM_ANALOG_PLL_AUDIO_SET_PFD_OFFSET_EN_MASK 0x40000u
526#define CCM_ANALOG_PLL_AUDIO_SET_PFD_OFFSET_EN_SHIFT 18
527#define CCM_ANALOG_PLL_AUDIO_SET_TEST_DIV_SELECT_MASK 0x180000u
528#define CCM_ANALOG_PLL_AUDIO_SET_TEST_DIV_SELECT_SHIFT 19
529#define CCM_ANALOG_PLL_AUDIO_SET_TEST_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_AUDIO_SET_TEST_DIV_SELECT_SHIFT))&CCM_ANALOG_PLL_AUDIO_SET_TEST_DIV_SELECT_MASK)
530#define CCM_ANALOG_PLL_AUDIO_SET_RSVD0_MASK 0x200000u
531#define CCM_ANALOG_PLL_AUDIO_SET_RSVD0_SHIFT 21
532#define CCM_ANALOG_PLL_AUDIO_SET_POST_DIV_SEL_MASK 0xC00000u
533#define CCM_ANALOG_PLL_AUDIO_SET_POST_DIV_SEL_SHIFT 22
534#define CCM_ANALOG_PLL_AUDIO_SET_POST_DIV_SEL(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_AUDIO_SET_POST_DIV_SEL_SHIFT))&CCM_ANALOG_PLL_AUDIO_SET_POST_DIV_SEL_MASK)
535#define CCM_ANALOG_PLL_AUDIO_SET_PLL_AUDIO_OVERRIDE_MASK 0x1000000u
536#define CCM_ANALOG_PLL_AUDIO_SET_PLL_AUDIO_OVERRIDE_SHIFT 24
537#define CCM_ANALOG_PLL_AUDIO_SET_RSVD1_MASK 0x7E000000u
538#define CCM_ANALOG_PLL_AUDIO_SET_RSVD1_SHIFT 25
539#define CCM_ANALOG_PLL_AUDIO_SET_RSVD1(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_AUDIO_SET_RSVD1_SHIFT))&CCM_ANALOG_PLL_AUDIO_SET_RSVD1_MASK)
540#define CCM_ANALOG_PLL_AUDIO_SET_LOCK_MASK 0x80000000u
541#define CCM_ANALOG_PLL_AUDIO_SET_LOCK_SHIFT 31
542/* PLL_AUDIO_CLR Bit Fields */
543#define CCM_ANALOG_PLL_AUDIO_CLR_DIV_SELECT_MASK 0x7Fu
544#define CCM_ANALOG_PLL_AUDIO_CLR_DIV_SELECT_SHIFT 0
545#define CCM_ANALOG_PLL_AUDIO_CLR_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_AUDIO_CLR_DIV_SELECT_SHIFT))&CCM_ANALOG_PLL_AUDIO_CLR_DIV_SELECT_MASK)
546#define CCM_ANALOG_PLL_AUDIO_CLR_HALF_LF_MASK 0x80u
547#define CCM_ANALOG_PLL_AUDIO_CLR_HALF_LF_SHIFT 7
548#define CCM_ANALOG_PLL_AUDIO_CLR_DOUBLE_LF_MASK 0x100u
549#define CCM_ANALOG_PLL_AUDIO_CLR_DOUBLE_LF_SHIFT 8
550#define CCM_ANALOG_PLL_AUDIO_CLR_HALF_CP_MASK 0x200u
551#define CCM_ANALOG_PLL_AUDIO_CLR_HALF_CP_SHIFT 9
552#define CCM_ANALOG_PLL_AUDIO_CLR_DOUBLE_CP_MASK 0x400u
553#define CCM_ANALOG_PLL_AUDIO_CLR_DOUBLE_CP_SHIFT 10
554#define CCM_ANALOG_PLL_AUDIO_CLR_HOLD_RING_OFF_MASK 0x800u
555#define CCM_ANALOG_PLL_AUDIO_CLR_HOLD_RING_OFF_SHIFT 11
556#define CCM_ANALOG_PLL_AUDIO_CLR_POWERDOWN_MASK 0x1000u
557#define CCM_ANALOG_PLL_AUDIO_CLR_POWERDOWN_SHIFT 12
558#define CCM_ANALOG_PLL_AUDIO_CLR_ENABLE_CLK_MASK 0x2000u
559#define CCM_ANALOG_PLL_AUDIO_CLR_ENABLE_CLK_SHIFT 13
560#define CCM_ANALOG_PLL_AUDIO_CLR_BYPASS_CLK_SRC_MASK 0xC000u
561#define CCM_ANALOG_PLL_AUDIO_CLR_BYPASS_CLK_SRC_SHIFT 14
562#define CCM_ANALOG_PLL_AUDIO_CLR_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_AUDIO_CLR_BYPASS_CLK_SRC_SHIFT))&CCM_ANALOG_PLL_AUDIO_CLR_BYPASS_CLK_SRC_MASK)
563#define CCM_ANALOG_PLL_AUDIO_CLR_BYPASS_MASK 0x10000u
564#define CCM_ANALOG_PLL_AUDIO_CLR_BYPASS_SHIFT 16
565#define CCM_ANALOG_PLL_AUDIO_CLR_DITHER_ENABLE_MASK 0x20000u
566#define CCM_ANALOG_PLL_AUDIO_CLR_DITHER_ENABLE_SHIFT 17
567#define CCM_ANALOG_PLL_AUDIO_CLR_PFD_OFFSET_EN_MASK 0x40000u
568#define CCM_ANALOG_PLL_AUDIO_CLR_PFD_OFFSET_EN_SHIFT 18
569#define CCM_ANALOG_PLL_AUDIO_CLR_TEST_DIV_SELECT_MASK 0x180000u
570#define CCM_ANALOG_PLL_AUDIO_CLR_TEST_DIV_SELECT_SHIFT 19
571#define CCM_ANALOG_PLL_AUDIO_CLR_TEST_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_AUDIO_CLR_TEST_DIV_SELECT_SHIFT))&CCM_ANALOG_PLL_AUDIO_CLR_TEST_DIV_SELECT_MASK)
572#define CCM_ANALOG_PLL_AUDIO_CLR_RSVD0_MASK 0x200000u
573#define CCM_ANALOG_PLL_AUDIO_CLR_RSVD0_SHIFT 21
574#define CCM_ANALOG_PLL_AUDIO_CLR_POST_DIV_SEL_MASK 0xC00000u
575#define CCM_ANALOG_PLL_AUDIO_CLR_POST_DIV_SEL_SHIFT 22
576#define CCM_ANALOG_PLL_AUDIO_CLR_POST_DIV_SEL(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_AUDIO_CLR_POST_DIV_SEL_SHIFT))&CCM_ANALOG_PLL_AUDIO_CLR_POST_DIV_SEL_MASK)
577#define CCM_ANALOG_PLL_AUDIO_CLR_PLL_AUDIO_OVERRIDE_MASK 0x1000000u
578#define CCM_ANALOG_PLL_AUDIO_CLR_PLL_AUDIO_OVERRIDE_SHIFT 24
579#define CCM_ANALOG_PLL_AUDIO_CLR_RSVD1_MASK 0x7E000000u
580#define CCM_ANALOG_PLL_AUDIO_CLR_RSVD1_SHIFT 25
581#define CCM_ANALOG_PLL_AUDIO_CLR_RSVD1(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_AUDIO_CLR_RSVD1_SHIFT))&CCM_ANALOG_PLL_AUDIO_CLR_RSVD1_MASK)
582#define CCM_ANALOG_PLL_AUDIO_CLR_LOCK_MASK 0x80000000u
583#define CCM_ANALOG_PLL_AUDIO_CLR_LOCK_SHIFT 31
584/* PLL_AUDIO_TOG Bit Fields */
585#define CCM_ANALOG_PLL_AUDIO_TOG_DIV_SELECT_MASK 0x7Fu
586#define CCM_ANALOG_PLL_AUDIO_TOG_DIV_SELECT_SHIFT 0
587#define CCM_ANALOG_PLL_AUDIO_TOG_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_AUDIO_TOG_DIV_SELECT_SHIFT))&CCM_ANALOG_PLL_AUDIO_TOG_DIV_SELECT_MASK)
588#define CCM_ANALOG_PLL_AUDIO_TOG_HALF_LF_MASK 0x80u
589#define CCM_ANALOG_PLL_AUDIO_TOG_HALF_LF_SHIFT 7
590#define CCM_ANALOG_PLL_AUDIO_TOG_DOUBLE_LF_MASK 0x100u
591#define CCM_ANALOG_PLL_AUDIO_TOG_DOUBLE_LF_SHIFT 8
592#define CCM_ANALOG_PLL_AUDIO_TOG_HALF_CP_MASK 0x200u
593#define CCM_ANALOG_PLL_AUDIO_TOG_HALF_CP_SHIFT 9
594#define CCM_ANALOG_PLL_AUDIO_TOG_DOUBLE_CP_MASK 0x400u
595#define CCM_ANALOG_PLL_AUDIO_TOG_DOUBLE_CP_SHIFT 10
596#define CCM_ANALOG_PLL_AUDIO_TOG_HOLD_RING_OFF_MASK 0x800u
597#define CCM_ANALOG_PLL_AUDIO_TOG_HOLD_RING_OFF_SHIFT 11
598#define CCM_ANALOG_PLL_AUDIO_TOG_POWERDOWN_MASK 0x1000u
599#define CCM_ANALOG_PLL_AUDIO_TOG_POWERDOWN_SHIFT 12
600#define CCM_ANALOG_PLL_AUDIO_TOG_ENABLE_CLK_MASK 0x2000u
601#define CCM_ANALOG_PLL_AUDIO_TOG_ENABLE_CLK_SHIFT 13
602#define CCM_ANALOG_PLL_AUDIO_TOG_BYPASS_CLK_SRC_MASK 0xC000u
603#define CCM_ANALOG_PLL_AUDIO_TOG_BYPASS_CLK_SRC_SHIFT 14
604#define CCM_ANALOG_PLL_AUDIO_TOG_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_AUDIO_TOG_BYPASS_CLK_SRC_SHIFT))&CCM_ANALOG_PLL_AUDIO_TOG_BYPASS_CLK_SRC_MASK)
605#define CCM_ANALOG_PLL_AUDIO_TOG_BYPASS_MASK 0x10000u
606#define CCM_ANALOG_PLL_AUDIO_TOG_BYPASS_SHIFT 16
607#define CCM_ANALOG_PLL_AUDIO_TOG_DITHER_ENABLE_MASK 0x20000u
608#define CCM_ANALOG_PLL_AUDIO_TOG_DITHER_ENABLE_SHIFT 17
609#define CCM_ANALOG_PLL_AUDIO_TOG_PFD_OFFSET_EN_MASK 0x40000u
610#define CCM_ANALOG_PLL_AUDIO_TOG_PFD_OFFSET_EN_SHIFT 18
611#define CCM_ANALOG_PLL_AUDIO_TOG_TEST_DIV_SELECT_MASK 0x180000u
612#define CCM_ANALOG_PLL_AUDIO_TOG_TEST_DIV_SELECT_SHIFT 19
613#define CCM_ANALOG_PLL_AUDIO_TOG_TEST_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_AUDIO_TOG_TEST_DIV_SELECT_SHIFT))&CCM_ANALOG_PLL_AUDIO_TOG_TEST_DIV_SELECT_MASK)
614#define CCM_ANALOG_PLL_AUDIO_TOG_RSVD0_MASK 0x200000u
615#define CCM_ANALOG_PLL_AUDIO_TOG_RSVD0_SHIFT 21
616#define CCM_ANALOG_PLL_AUDIO_TOG_POST_DIV_SEL_MASK 0xC00000u
617#define CCM_ANALOG_PLL_AUDIO_TOG_POST_DIV_SEL_SHIFT 22
618#define CCM_ANALOG_PLL_AUDIO_TOG_POST_DIV_SEL(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_AUDIO_TOG_POST_DIV_SEL_SHIFT))&CCM_ANALOG_PLL_AUDIO_TOG_POST_DIV_SEL_MASK)
619#define CCM_ANALOG_PLL_AUDIO_TOG_PLL_AUDIO_OVERRIDE_MASK 0x1000000u
620#define CCM_ANALOG_PLL_AUDIO_TOG_PLL_AUDIO_OVERRIDE_SHIFT 24
621#define CCM_ANALOG_PLL_AUDIO_TOG_RSVD1_MASK 0x7E000000u
622#define CCM_ANALOG_PLL_AUDIO_TOG_RSVD1_SHIFT 25
623#define CCM_ANALOG_PLL_AUDIO_TOG_RSVD1(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_AUDIO_TOG_RSVD1_SHIFT))&CCM_ANALOG_PLL_AUDIO_TOG_RSVD1_MASK)
624#define CCM_ANALOG_PLL_AUDIO_TOG_LOCK_MASK 0x80000000u
625#define CCM_ANALOG_PLL_AUDIO_TOG_LOCK_SHIFT 31
626/* PLL_AUDIO_SS Bit Fields */
627#define CCM_ANALOG_PLL_AUDIO_SS_STEP_MASK 0x7FFFu
628#define CCM_ANALOG_PLL_AUDIO_SS_STEP_SHIFT 0
629#define CCM_ANALOG_PLL_AUDIO_SS_STEP(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_AUDIO_SS_STEP_SHIFT))&CCM_ANALOG_PLL_AUDIO_SS_STEP_MASK)
630#define CCM_ANALOG_PLL_AUDIO_SS_ENABLE_MASK 0x8000u
631#define CCM_ANALOG_PLL_AUDIO_SS_ENABLE_SHIFT 15
632#define CCM_ANALOG_PLL_AUDIO_SS_STOP_MASK 0xFFFF0000u
633#define CCM_ANALOG_PLL_AUDIO_SS_STOP_SHIFT 16
634#define CCM_ANALOG_PLL_AUDIO_SS_STOP(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_AUDIO_SS_STOP_SHIFT))&CCM_ANALOG_PLL_AUDIO_SS_STOP_MASK)
635/* PLL_AUDIO_NUM Bit Fields */
636#define CCM_ANALOG_PLL_AUDIO_NUM_A_MASK 0x3FFFFFFFu
637#define CCM_ANALOG_PLL_AUDIO_NUM_A_SHIFT 0
638#define CCM_ANALOG_PLL_AUDIO_NUM_A(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_AUDIO_NUM_A_SHIFT))&CCM_ANALOG_PLL_AUDIO_NUM_A_MASK)
639#define CCM_ANALOG_PLL_AUDIO_NUM_RSVD0_MASK 0xC0000000u
640#define CCM_ANALOG_PLL_AUDIO_NUM_RSVD0_SHIFT 30
641#define CCM_ANALOG_PLL_AUDIO_NUM_RSVD0(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_AUDIO_NUM_RSVD0_SHIFT))&CCM_ANALOG_PLL_AUDIO_NUM_RSVD0_MASK)
642/* PLL_AUDIO_DENOM Bit Fields */
643#define CCM_ANALOG_PLL_AUDIO_DENOM_B_MASK 0x3FFFFFFFu
644#define CCM_ANALOG_PLL_AUDIO_DENOM_B_SHIFT 0
645#define CCM_ANALOG_PLL_AUDIO_DENOM_B(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_AUDIO_DENOM_B_SHIFT))&CCM_ANALOG_PLL_AUDIO_DENOM_B_MASK)
646#define CCM_ANALOG_PLL_AUDIO_DENOM_RSVD0_MASK 0xC0000000u
647#define CCM_ANALOG_PLL_AUDIO_DENOM_RSVD0_SHIFT 30
648#define CCM_ANALOG_PLL_AUDIO_DENOM_RSVD0(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_AUDIO_DENOM_RSVD0_SHIFT))&CCM_ANALOG_PLL_AUDIO_DENOM_RSVD0_MASK)
649/* PLL_VIDEO Bit Fields */
650#define CCM_ANALOG_PLL_VIDEO_DIV_SELECT_MASK 0x7Fu
651#define CCM_ANALOG_PLL_VIDEO_DIV_SELECT_SHIFT 0
652#define CCM_ANALOG_PLL_VIDEO_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_VIDEO_DIV_SELECT_SHIFT))&CCM_ANALOG_PLL_VIDEO_DIV_SELECT_MASK)
653#define CCM_ANALOG_PLL_VIDEO_HALF_LF_MASK 0x80u
654#define CCM_ANALOG_PLL_VIDEO_HALF_LF_SHIFT 7
655#define CCM_ANALOG_PLL_VIDEO_DOUBLE_LF_MASK 0x100u
656#define CCM_ANALOG_PLL_VIDEO_DOUBLE_LF_SHIFT 8
657#define CCM_ANALOG_PLL_VIDEO_HALF_CP_MASK 0x200u
658#define CCM_ANALOG_PLL_VIDEO_HALF_CP_SHIFT 9
659#define CCM_ANALOG_PLL_VIDEO_DOUBLE_CP_MASK 0x400u
660#define CCM_ANALOG_PLL_VIDEO_DOUBLE_CP_SHIFT 10
661#define CCM_ANALOG_PLL_VIDEO_HOLD_RING_OFF_MASK 0x800u
662#define CCM_ANALOG_PLL_VIDEO_HOLD_RING_OFF_SHIFT 11
663#define CCM_ANALOG_PLL_VIDEO_POWERDOWN_MASK 0x1000u
664#define CCM_ANALOG_PLL_VIDEO_POWERDOWN_SHIFT 12
665#define CCM_ANALOG_PLL_VIDEO_ENABLE_CLK_MASK 0x2000u
666#define CCM_ANALOG_PLL_VIDEO_ENABLE_CLK_SHIFT 13
667#define CCM_ANALOG_PLL_VIDEO_BYPASS_CLK_SRC_MASK 0xC000u
668#define CCM_ANALOG_PLL_VIDEO_BYPASS_CLK_SRC_SHIFT 14
669#define CCM_ANALOG_PLL_VIDEO_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_VIDEO_BYPASS_CLK_SRC_SHIFT))&CCM_ANALOG_PLL_VIDEO_BYPASS_CLK_SRC_MASK)
670#define CCM_ANALOG_PLL_VIDEO_BYPASS_MASK 0x10000u
671#define CCM_ANALOG_PLL_VIDEO_BYPASS_SHIFT 16
672#define CCM_ANALOG_PLL_VIDEO_DITHER_ENABLE_MASK 0x20000u
673#define CCM_ANALOG_PLL_VIDEO_DITHER_ENABLE_SHIFT 17
674#define CCM_ANALOG_PLL_VIDEO_PFD_OFFSET_EN_MASK 0x40000u
675#define CCM_ANALOG_PLL_VIDEO_PFD_OFFSET_EN_SHIFT 18
676#define CCM_ANALOG_PLL_VIDEO_TEST_DIV_SELECT_MASK 0x180000u
677#define CCM_ANALOG_PLL_VIDEO_TEST_DIV_SELECT_SHIFT 19
678#define CCM_ANALOG_PLL_VIDEO_TEST_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_VIDEO_TEST_DIV_SELECT_SHIFT))&CCM_ANALOG_PLL_VIDEO_TEST_DIV_SELECT_MASK)
679#define CCM_ANALOG_PLL_VIDEO_RSVD0_MASK 0x200000u
680#define CCM_ANALOG_PLL_VIDEO_RSVD0_SHIFT 21
681#define CCM_ANALOG_PLL_VIDEO_POST_DIV_SEL_MASK 0xC00000u
682#define CCM_ANALOG_PLL_VIDEO_POST_DIV_SEL_SHIFT 22
683#define CCM_ANALOG_PLL_VIDEO_POST_DIV_SEL(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_VIDEO_POST_DIV_SEL_SHIFT))&CCM_ANALOG_PLL_VIDEO_POST_DIV_SEL_MASK)
684#define CCM_ANALOG_PLL_VIDEO_PLL_VIDEO_OVERRIDE_MASK 0x1000000u
685#define CCM_ANALOG_PLL_VIDEO_PLL_VIDEO_OVERRIDE_SHIFT 24
686#define CCM_ANALOG_PLL_VIDEO_RSVD1_MASK 0x7E000000u
687#define CCM_ANALOG_PLL_VIDEO_RSVD1_SHIFT 25
688#define CCM_ANALOG_PLL_VIDEO_RSVD1(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_VIDEO_RSVD1_SHIFT))&CCM_ANALOG_PLL_VIDEO_RSVD1_MASK)
689#define CCM_ANALOG_PLL_VIDEO_LOCK_MASK 0x80000000u
690#define CCM_ANALOG_PLL_VIDEO_LOCK_SHIFT 31
691/* PLL_VIDEO_SET Bit Fields */
692#define CCM_ANALOG_PLL_VIDEO_SET_DIV_SELECT_MASK 0x7Fu
693#define CCM_ANALOG_PLL_VIDEO_SET_DIV_SELECT_SHIFT 0
694#define CCM_ANALOG_PLL_VIDEO_SET_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_VIDEO_SET_DIV_SELECT_SHIFT))&CCM_ANALOG_PLL_VIDEO_SET_DIV_SELECT_MASK)
695#define CCM_ANALOG_PLL_VIDEO_SET_HALF_LF_MASK 0x80u
696#define CCM_ANALOG_PLL_VIDEO_SET_HALF_LF_SHIFT 7
697#define CCM_ANALOG_PLL_VIDEO_SET_DOUBLE_LF_MASK 0x100u
698#define CCM_ANALOG_PLL_VIDEO_SET_DOUBLE_LF_SHIFT 8
699#define CCM_ANALOG_PLL_VIDEO_SET_HALF_CP_MASK 0x200u
700#define CCM_ANALOG_PLL_VIDEO_SET_HALF_CP_SHIFT 9
701#define CCM_ANALOG_PLL_VIDEO_SET_DOUBLE_CP_MASK 0x400u
702#define CCM_ANALOG_PLL_VIDEO_SET_DOUBLE_CP_SHIFT 10
703#define CCM_ANALOG_PLL_VIDEO_SET_HOLD_RING_OFF_MASK 0x800u
704#define CCM_ANALOG_PLL_VIDEO_SET_HOLD_RING_OFF_SHIFT 11
705#define CCM_ANALOG_PLL_VIDEO_SET_POWERDOWN_MASK 0x1000u
706#define CCM_ANALOG_PLL_VIDEO_SET_POWERDOWN_SHIFT 12
707#define CCM_ANALOG_PLL_VIDEO_SET_ENABLE_CLK_MASK 0x2000u
708#define CCM_ANALOG_PLL_VIDEO_SET_ENABLE_CLK_SHIFT 13
709#define CCM_ANALOG_PLL_VIDEO_SET_BYPASS_CLK_SRC_MASK 0xC000u
710#define CCM_ANALOG_PLL_VIDEO_SET_BYPASS_CLK_SRC_SHIFT 14
711#define CCM_ANALOG_PLL_VIDEO_SET_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_VIDEO_SET_BYPASS_CLK_SRC_SHIFT))&CCM_ANALOG_PLL_VIDEO_SET_BYPASS_CLK_SRC_MASK)
712#define CCM_ANALOG_PLL_VIDEO_SET_BYPASS_MASK 0x10000u
713#define CCM_ANALOG_PLL_VIDEO_SET_BYPASS_SHIFT 16
714#define CCM_ANALOG_PLL_VIDEO_SET_DITHER_ENABLE_MASK 0x20000u
715#define CCM_ANALOG_PLL_VIDEO_SET_DITHER_ENABLE_SHIFT 17
716#define CCM_ANALOG_PLL_VIDEO_SET_PFD_OFFSET_EN_MASK 0x40000u
717#define CCM_ANALOG_PLL_VIDEO_SET_PFD_OFFSET_EN_SHIFT 18
718#define CCM_ANALOG_PLL_VIDEO_SET_TEST_DIV_SELECT_MASK 0x180000u
719#define CCM_ANALOG_PLL_VIDEO_SET_TEST_DIV_SELECT_SHIFT 19
720#define CCM_ANALOG_PLL_VIDEO_SET_TEST_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_VIDEO_SET_TEST_DIV_SELECT_SHIFT))&CCM_ANALOG_PLL_VIDEO_SET_TEST_DIV_SELECT_MASK)
721#define CCM_ANALOG_PLL_VIDEO_SET_RSVD0_MASK 0x200000u
722#define CCM_ANALOG_PLL_VIDEO_SET_RSVD0_SHIFT 21
723#define CCM_ANALOG_PLL_VIDEO_SET_POST_DIV_SEL_MASK 0xC00000u
724#define CCM_ANALOG_PLL_VIDEO_SET_POST_DIV_SEL_SHIFT 22
725#define CCM_ANALOG_PLL_VIDEO_SET_POST_DIV_SEL(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_VIDEO_SET_POST_DIV_SEL_SHIFT))&CCM_ANALOG_PLL_VIDEO_SET_POST_DIV_SEL_MASK)
726#define CCM_ANALOG_PLL_VIDEO_SET_PLL_VIDEO_OVERRIDE_MASK 0x1000000u
727#define CCM_ANALOG_PLL_VIDEO_SET_PLL_VIDEO_OVERRIDE_SHIFT 24
728#define CCM_ANALOG_PLL_VIDEO_SET_RSVD1_MASK 0x7E000000u
729#define CCM_ANALOG_PLL_VIDEO_SET_RSVD1_SHIFT 25
730#define CCM_ANALOG_PLL_VIDEO_SET_RSVD1(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_VIDEO_SET_RSVD1_SHIFT))&CCM_ANALOG_PLL_VIDEO_SET_RSVD1_MASK)
731#define CCM_ANALOG_PLL_VIDEO_SET_LOCK_MASK 0x80000000u
732#define CCM_ANALOG_PLL_VIDEO_SET_LOCK_SHIFT 31
733/* PLL_VIDEO_CLR Bit Fields */
734#define CCM_ANALOG_PLL_VIDEO_CLR_DIV_SELECT_MASK 0x7Fu
735#define CCM_ANALOG_PLL_VIDEO_CLR_DIV_SELECT_SHIFT 0
736#define CCM_ANALOG_PLL_VIDEO_CLR_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_VIDEO_CLR_DIV_SELECT_SHIFT))&CCM_ANALOG_PLL_VIDEO_CLR_DIV_SELECT_MASK)
737#define CCM_ANALOG_PLL_VIDEO_CLR_HALF_LF_MASK 0x80u
738#define CCM_ANALOG_PLL_VIDEO_CLR_HALF_LF_SHIFT 7
739#define CCM_ANALOG_PLL_VIDEO_CLR_DOUBLE_LF_MASK 0x100u
740#define CCM_ANALOG_PLL_VIDEO_CLR_DOUBLE_LF_SHIFT 8
741#define CCM_ANALOG_PLL_VIDEO_CLR_HALF_CP_MASK 0x200u
742#define CCM_ANALOG_PLL_VIDEO_CLR_HALF_CP_SHIFT 9
743#define CCM_ANALOG_PLL_VIDEO_CLR_DOUBLE_CP_MASK 0x400u
744#define CCM_ANALOG_PLL_VIDEO_CLR_DOUBLE_CP_SHIFT 10
745#define CCM_ANALOG_PLL_VIDEO_CLR_HOLD_RING_OFF_MASK 0x800u
746#define CCM_ANALOG_PLL_VIDEO_CLR_HOLD_RING_OFF_SHIFT 11
747#define CCM_ANALOG_PLL_VIDEO_CLR_POWERDOWN_MASK 0x1000u
748#define CCM_ANALOG_PLL_VIDEO_CLR_POWERDOWN_SHIFT 12
749#define CCM_ANALOG_PLL_VIDEO_CLR_ENABLE_CLK_MASK 0x2000u
750#define CCM_ANALOG_PLL_VIDEO_CLR_ENABLE_CLK_SHIFT 13
751#define CCM_ANALOG_PLL_VIDEO_CLR_BYPASS_CLK_SRC_MASK 0xC000u
752#define CCM_ANALOG_PLL_VIDEO_CLR_BYPASS_CLK_SRC_SHIFT 14
753#define CCM_ANALOG_PLL_VIDEO_CLR_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_VIDEO_CLR_BYPASS_CLK_SRC_SHIFT))&CCM_ANALOG_PLL_VIDEO_CLR_BYPASS_CLK_SRC_MASK)
754#define CCM_ANALOG_PLL_VIDEO_CLR_BYPASS_MASK 0x10000u
755#define CCM_ANALOG_PLL_VIDEO_CLR_BYPASS_SHIFT 16
756#define CCM_ANALOG_PLL_VIDEO_CLR_DITHER_ENABLE_MASK 0x20000u
757#define CCM_ANALOG_PLL_VIDEO_CLR_DITHER_ENABLE_SHIFT 17
758#define CCM_ANALOG_PLL_VIDEO_CLR_PFD_OFFSET_EN_MASK 0x40000u
759#define CCM_ANALOG_PLL_VIDEO_CLR_PFD_OFFSET_EN_SHIFT 18
760#define CCM_ANALOG_PLL_VIDEO_CLR_TEST_DIV_SELECT_MASK 0x180000u
761#define CCM_ANALOG_PLL_VIDEO_CLR_TEST_DIV_SELECT_SHIFT 19
762#define CCM_ANALOG_PLL_VIDEO_CLR_TEST_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_VIDEO_CLR_TEST_DIV_SELECT_SHIFT))&CCM_ANALOG_PLL_VIDEO_CLR_TEST_DIV_SELECT_MASK)
763#define CCM_ANALOG_PLL_VIDEO_CLR_RSVD0_MASK 0x200000u
764#define CCM_ANALOG_PLL_VIDEO_CLR_RSVD0_SHIFT 21
765#define CCM_ANALOG_PLL_VIDEO_CLR_POST_DIV_SEL_MASK 0xC00000u
766#define CCM_ANALOG_PLL_VIDEO_CLR_POST_DIV_SEL_SHIFT 22
767#define CCM_ANALOG_PLL_VIDEO_CLR_POST_DIV_SEL(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_VIDEO_CLR_POST_DIV_SEL_SHIFT))&CCM_ANALOG_PLL_VIDEO_CLR_POST_DIV_SEL_MASK)
768#define CCM_ANALOG_PLL_VIDEO_CLR_PLL_VIDEO_OVERRIDE_MASK 0x1000000u
769#define CCM_ANALOG_PLL_VIDEO_CLR_PLL_VIDEO_OVERRIDE_SHIFT 24
770#define CCM_ANALOG_PLL_VIDEO_CLR_RSVD1_MASK 0x7E000000u
771#define CCM_ANALOG_PLL_VIDEO_CLR_RSVD1_SHIFT 25
772#define CCM_ANALOG_PLL_VIDEO_CLR_RSVD1(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_VIDEO_CLR_RSVD1_SHIFT))&CCM_ANALOG_PLL_VIDEO_CLR_RSVD1_MASK)
773#define CCM_ANALOG_PLL_VIDEO_CLR_LOCK_MASK 0x80000000u
774#define CCM_ANALOG_PLL_VIDEO_CLR_LOCK_SHIFT 31
775/* PLL_VIDEO_TOG Bit Fields */
776#define CCM_ANALOG_PLL_VIDEO_TOG_DIV_SELECT_MASK 0x7Fu
777#define CCM_ANALOG_PLL_VIDEO_TOG_DIV_SELECT_SHIFT 0
778#define CCM_ANALOG_PLL_VIDEO_TOG_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_VIDEO_TOG_DIV_SELECT_SHIFT))&CCM_ANALOG_PLL_VIDEO_TOG_DIV_SELECT_MASK)
779#define CCM_ANALOG_PLL_VIDEO_TOG_HALF_LF_MASK 0x80u
780#define CCM_ANALOG_PLL_VIDEO_TOG_HALF_LF_SHIFT 7
781#define CCM_ANALOG_PLL_VIDEO_TOG_DOUBLE_LF_MASK 0x100u
782#define CCM_ANALOG_PLL_VIDEO_TOG_DOUBLE_LF_SHIFT 8
783#define CCM_ANALOG_PLL_VIDEO_TOG_HALF_CP_MASK 0x200u
784#define CCM_ANALOG_PLL_VIDEO_TOG_HALF_CP_SHIFT 9
785#define CCM_ANALOG_PLL_VIDEO_TOG_DOUBLE_CP_MASK 0x400u
786#define CCM_ANALOG_PLL_VIDEO_TOG_DOUBLE_CP_SHIFT 10
787#define CCM_ANALOG_PLL_VIDEO_TOG_HOLD_RING_OFF_MASK 0x800u
788#define CCM_ANALOG_PLL_VIDEO_TOG_HOLD_RING_OFF_SHIFT 11
789#define CCM_ANALOG_PLL_VIDEO_TOG_POWERDOWN_MASK 0x1000u
790#define CCM_ANALOG_PLL_VIDEO_TOG_POWERDOWN_SHIFT 12
791#define CCM_ANALOG_PLL_VIDEO_TOG_ENABLE_CLK_MASK 0x2000u
792#define CCM_ANALOG_PLL_VIDEO_TOG_ENABLE_CLK_SHIFT 13
793#define CCM_ANALOG_PLL_VIDEO_TOG_BYPASS_CLK_SRC_MASK 0xC000u
794#define CCM_ANALOG_PLL_VIDEO_TOG_BYPASS_CLK_SRC_SHIFT 14
795#define CCM_ANALOG_PLL_VIDEO_TOG_BYPASS_CLK_SRC(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_VIDEO_TOG_BYPASS_CLK_SRC_SHIFT))&CCM_ANALOG_PLL_VIDEO_TOG_BYPASS_CLK_SRC_MASK)
796#define CCM_ANALOG_PLL_VIDEO_TOG_BYPASS_MASK 0x10000u
797#define CCM_ANALOG_PLL_VIDEO_TOG_BYPASS_SHIFT 16
798#define CCM_ANALOG_PLL_VIDEO_TOG_DITHER_ENABLE_MASK 0x20000u
799#define CCM_ANALOG_PLL_VIDEO_TOG_DITHER_ENABLE_SHIFT 17
800#define CCM_ANALOG_PLL_VIDEO_TOG_PFD_OFFSET_EN_MASK 0x40000u
801#define CCM_ANALOG_PLL_VIDEO_TOG_PFD_OFFSET_EN_SHIFT 18
802#define CCM_ANALOG_PLL_VIDEO_TOG_TEST_DIV_SELECT_MASK 0x180000u
803#define CCM_ANALOG_PLL_VIDEO_TOG_TEST_DIV_SELECT_SHIFT 19
804#define CCM_ANALOG_PLL_VIDEO_TOG_TEST_DIV_SELECT(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_VIDEO_TOG_TEST_DIV_SELECT_SHIFT))&CCM_ANALOG_PLL_VIDEO_TOG_TEST_DIV_SELECT_MASK)
805#define CCM_ANALOG_PLL_VIDEO_TOG_RSVD0_MASK 0x200000u
806#define CCM_ANALOG_PLL_VIDEO_TOG_RSVD0_SHIFT 21
807#define CCM_ANALOG_PLL_VIDEO_TOG_POST_DIV_SEL_MASK 0xC00000u
808#define CCM_ANALOG_PLL_VIDEO_TOG_POST_DIV_SEL_SHIFT 22
809#define CCM_ANALOG_PLL_VIDEO_TOG_POST_DIV_SEL(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_VIDEO_TOG_POST_DIV_SEL_SHIFT))&CCM_ANALOG_PLL_VIDEO_TOG_POST_DIV_SEL_MASK)
810#define CCM_ANALOG_PLL_VIDEO_TOG_PLL_VIDEO_OVERRIDE_MASK 0x1000000u
811#define CCM_ANALOG_PLL_VIDEO_TOG_PLL_VIDEO_OVERRIDE_SHIFT 24
812#define CCM_ANALOG_PLL_VIDEO_TOG_RSVD1_MASK 0x7E000000u
813#define CCM_ANALOG_PLL_VIDEO_TOG_RSVD1_SHIFT 25
814#define CCM_ANALOG_PLL_VIDEO_TOG_RSVD1(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_VIDEO_TOG_RSVD1_SHIFT))&CCM_ANALOG_PLL_VIDEO_TOG_RSVD1_MASK)
815#define CCM_ANALOG_PLL_VIDEO_TOG_LOCK_MASK 0x80000000u
816#define CCM_ANALOG_PLL_VIDEO_TOG_LOCK_SHIFT 31
817/* PLL_VIDEO_SS Bit Fields */
818#define CCM_ANALOG_PLL_VIDEO_SS_STEP_MASK 0x7FFFu
819#define CCM_ANALOG_PLL_VIDEO_SS_STEP_SHIFT 0
820#define CCM_ANALOG_PLL_VIDEO_SS_STEP(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_VIDEO_SS_STEP_SHIFT))&CCM_ANALOG_PLL_VIDEO_SS_STEP_MASK)
821#define CCM_ANALOG_PLL_VIDEO_SS_ENABLE_MASK 0x8000u
822#define CCM_ANALOG_PLL_VIDEO_SS_ENABLE_SHIFT 15
823#define CCM_ANALOG_PLL_VIDEO_SS_STOP_MASK 0xFFFF0000u
824#define CCM_ANALOG_PLL_VIDEO_SS_STOP_SHIFT 16
825#define CCM_ANALOG_PLL_VIDEO_SS_STOP(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_VIDEO_SS_STOP_SHIFT))&CCM_ANALOG_PLL_VIDEO_SS_STOP_MASK)
826/* PLL_VIDEO_NUM Bit Fields */
827#define CCM_ANALOG_PLL_VIDEO_NUM_A_MASK 0x3FFFFFFFu
828#define CCM_ANALOG_PLL_VIDEO_NUM_A_SHIFT 0
829#define CCM_ANALOG_PLL_VIDEO_NUM_A(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_VIDEO_NUM_A_SHIFT))&CCM_ANALOG_PLL_VIDEO_NUM_A_MASK)
830#define CCM_ANALOG_PLL_VIDEO_NUM_RSVD0_MASK 0xC0000000u
831#define CCM_ANALOG_PLL_VIDEO_NUM_RSVD0_SHIFT 30
832#define CCM_ANALOG_PLL_VIDEO_NUM_RSVD0(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_VIDEO_NUM_RSVD0_SHIFT))&CCM_ANALOG_PLL_VIDEO_NUM_RSVD0_MASK)
833/* PLL_VIDEO_DENOM Bit Fields */
834#define CCM_ANALOG_PLL_VIDEO_DENOM_B_MASK 0x3FFFFFFFu
835#define CCM_ANALOG_PLL_VIDEO_DENOM_B_SHIFT 0
836#define CCM_ANALOG_PLL_VIDEO_DENOM_B(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_VIDEO_DENOM_B_SHIFT))&CCM_ANALOG_PLL_VIDEO_DENOM_B_MASK)
837#define CCM_ANALOG_PLL_VIDEO_DENOM_RSVD0_MASK 0xC0000000u
838#define CCM_ANALOG_PLL_VIDEO_DENOM_RSVD0_SHIFT 30
839#define CCM_ANALOG_PLL_VIDEO_DENOM_RSVD0(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_PLL_VIDEO_DENOM_RSVD0_SHIFT))&CCM_ANALOG_PLL_VIDEO_DENOM_RSVD0_MASK)
840/* CLK_MISC0 Bit Fields */
841#define CCM_ANALOG_CLK_MISC0_LVDS1_CLK_SEL_MASK 0x1Fu
842#define CCM_ANALOG_CLK_MISC0_LVDS1_CLK_SEL_SHIFT 0
843#define CCM_ANALOG_CLK_MISC0_LVDS1_CLK_SEL(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_CLK_MISC0_LVDS1_CLK_SEL_SHIFT))&CCM_ANALOG_CLK_MISC0_LVDS1_CLK_SEL_MASK)
844#define CCM_ANALOG_CLK_MISC0_LVDSCLK1_OBEN_MASK 0x20u
845#define CCM_ANALOG_CLK_MISC0_LVDSCLK1_OBEN_SHIFT 5
846#define CCM_ANALOG_CLK_MISC0_LVDSCLK1_IBEN_MASK 0x40u
847#define CCM_ANALOG_CLK_MISC0_LVDSCLK1_IBEN_SHIFT 6
848#define CCM_ANALOG_CLK_MISC0_ACLK2_PREDIV_MASK 0x80u
849#define CCM_ANALOG_CLK_MISC0_ACLK2_PREDIV_SHIFT 7
850#define CCM_ANALOG_CLK_MISC0_RSVD0_MASK 0xFFFFFF00u
851#define CCM_ANALOG_CLK_MISC0_RSVD0_SHIFT 8
852#define CCM_ANALOG_CLK_MISC0_RSVD0(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_CLK_MISC0_RSVD0_SHIFT))&CCM_ANALOG_CLK_MISC0_RSVD0_MASK)
853/* CLK_MISC0_SET Bit Fields */
854#define CCM_ANALOG_CLK_MISC0_SET_LVDS1_CLK_SEL_MASK 0x1Fu
855#define CCM_ANALOG_CLK_MISC0_SET_LVDS1_CLK_SEL_SHIFT 0
856#define CCM_ANALOG_CLK_MISC0_SET_LVDS1_CLK_SEL(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_CLK_MISC0_SET_LVDS1_CLK_SEL_SHIFT))&CCM_ANALOG_CLK_MISC0_SET_LVDS1_CLK_SEL_MASK)
857#define CCM_ANALOG_CLK_MISC0_SET_LVDSCLK1_OBEN_MASK 0x20u
858#define CCM_ANALOG_CLK_MISC0_SET_LVDSCLK1_OBEN_SHIFT 5
859#define CCM_ANALOG_CLK_MISC0_SET_LVDSCLK1_IBEN_MASK 0x40u
860#define CCM_ANALOG_CLK_MISC0_SET_LVDSCLK1_IBEN_SHIFT 6
861#define CCM_ANALOG_CLK_MISC0_SET_ACLK2_PREDIV_MASK 0x80u
862#define CCM_ANALOG_CLK_MISC0_SET_ACLK2_PREDIV_SHIFT 7
863#define CCM_ANALOG_CLK_MISC0_SET_RSVD0_MASK 0xFFFFFF00u
864#define CCM_ANALOG_CLK_MISC0_SET_RSVD0_SHIFT 8
865#define CCM_ANALOG_CLK_MISC0_SET_RSVD0(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_CLK_MISC0_SET_RSVD0_SHIFT))&CCM_ANALOG_CLK_MISC0_SET_RSVD0_MASK)
866/* CLK_MISC0_CLR Bit Fields */
867#define CCM_ANALOG_CLK_MISC0_CLR_LVDS1_CLK_SEL_MASK 0x1Fu
868#define CCM_ANALOG_CLK_MISC0_CLR_LVDS1_CLK_SEL_SHIFT 0
869#define CCM_ANALOG_CLK_MISC0_CLR_LVDS1_CLK_SEL(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_CLK_MISC0_CLR_LVDS1_CLK_SEL_SHIFT))&CCM_ANALOG_CLK_MISC0_CLR_LVDS1_CLK_SEL_MASK)
870#define CCM_ANALOG_CLK_MISC0_CLR_LVDSCLK1_OBEN_MASK 0x20u
871#define CCM_ANALOG_CLK_MISC0_CLR_LVDSCLK1_OBEN_SHIFT 5
872#define CCM_ANALOG_CLK_MISC0_CLR_LVDSCLK1_IBEN_MASK 0x40u
873#define CCM_ANALOG_CLK_MISC0_CLR_LVDSCLK1_IBEN_SHIFT 6
874#define CCM_ANALOG_CLK_MISC0_CLR_ACLK2_PREDIV_MASK 0x80u
875#define CCM_ANALOG_CLK_MISC0_CLR_ACLK2_PREDIV_SHIFT 7
876#define CCM_ANALOG_CLK_MISC0_CLR_RSVD0_MASK 0xFFFFFF00u
877#define CCM_ANALOG_CLK_MISC0_CLR_RSVD0_SHIFT 8
878#define CCM_ANALOG_CLK_MISC0_CLR_RSVD0(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_CLK_MISC0_CLR_RSVD0_SHIFT))&CCM_ANALOG_CLK_MISC0_CLR_RSVD0_MASK)
879/* CLK_MISC0_TOG Bit Fields */
880#define CCM_ANALOG_CLK_MISC0_TOG_LVDS1_CLK_SEL_MASK 0x1Fu
881#define CCM_ANALOG_CLK_MISC0_TOG_LVDS1_CLK_SEL_SHIFT 0
882#define CCM_ANALOG_CLK_MISC0_TOG_LVDS1_CLK_SEL(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_CLK_MISC0_TOG_LVDS1_CLK_SEL_SHIFT))&CCM_ANALOG_CLK_MISC0_TOG_LVDS1_CLK_SEL_MASK)
883#define CCM_ANALOG_CLK_MISC0_TOG_LVDSCLK1_OBEN_MASK 0x20u
884#define CCM_ANALOG_CLK_MISC0_TOG_LVDSCLK1_OBEN_SHIFT 5
885#define CCM_ANALOG_CLK_MISC0_TOG_LVDSCLK1_IBEN_MASK 0x40u
886#define CCM_ANALOG_CLK_MISC0_TOG_LVDSCLK1_IBEN_SHIFT 6
887#define CCM_ANALOG_CLK_MISC0_TOG_ACLK2_PREDIV_MASK 0x80u
888#define CCM_ANALOG_CLK_MISC0_TOG_ACLK2_PREDIV_SHIFT 7
889#define CCM_ANALOG_CLK_MISC0_TOG_RSVD0_MASK 0xFFFFFF00u
890#define CCM_ANALOG_CLK_MISC0_TOG_RSVD0_SHIFT 8
891#define CCM_ANALOG_CLK_MISC0_TOG_RSVD0(x) (((uint32_t)(((uint32_t)(x))<<CCM_ANALOG_CLK_MISC0_TOG_RSVD0_SHIFT))&CCM_ANALOG_CLK_MISC0_TOG_RSVD0_MASK)
892
893/* REG_1P0A Bit Fields */
894#define PMU_REG_1P0A_ENABLE_LINREG_MASK 0x1u
895#define PMU_REG_1P0A_ENABLE_LINREG_SHIFT 0
896#define PMU_REG_1P0A_ENABLE_BO_MASK 0x2u
897#define PMU_REG_1P0A_ENABLE_BO_SHIFT 1
898#define PMU_REG_1P0A_ENABLE_ILIMIT_MASK 0x4u
899#define PMU_REG_1P0A_ENABLE_ILIMIT_SHIFT 2
900#define PMU_REG_1P0A_ENABLE_PULLDOWN_MASK 0x8u
901#define PMU_REG_1P0A_ENABLE_PULLDOWN_SHIFT 3
902#define PMU_REG_1P0A_BO_OFFSET_MASK 0x70u
903#define PMU_REG_1P0A_BO_OFFSET_SHIFT 4
904#define PMU_REG_1P0A_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_1P0A_BO_OFFSET_SHIFT))&PMU_REG_1P0A_BO_OFFSET_MASK)
905#define PMU_REG_1P0A_ENABLE_PWRUPLOAD_MASK 0x80u
906#define PMU_REG_1P0A_ENABLE_PWRUPLOAD_SHIFT 7
907#define PMU_REG_1P0A_OUTPUT_TRG_MASK 0x1F00u
908#define PMU_REG_1P0A_OUTPUT_TRG_SHIFT 8
909#define PMU_REG_1P0A_OUTPUT_TRG(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_1P0A_OUTPUT_TRG_SHIFT))&PMU_REG_1P0A_OUTPUT_TRG_MASK)
910#define PMU_REG_1P0A_RSVD0_MASK 0xE000u
911#define PMU_REG_1P0A_RSVD0_SHIFT 13
912#define PMU_REG_1P0A_RSVD0(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_1P0A_RSVD0_SHIFT))&PMU_REG_1P0A_RSVD0_MASK)
913#define PMU_REG_1P0A_BO_MASK 0x10000u
914#define PMU_REG_1P0A_BO_SHIFT 16
915#define PMU_REG_1P0A_OK_MASK 0x20000u
916#define PMU_REG_1P0A_OK_SHIFT 17
917#define PMU_REG_1P0A_ENABLE_WEAK_LINREG_MASK 0x40000u
918#define PMU_REG_1P0A_ENABLE_WEAK_LINREG_SHIFT 18
919#define PMU_REG_1P0A_SELREF_WEAK_LINREG_MASK 0x80000u
920#define PMU_REG_1P0A_SELREF_WEAK_LINREG_SHIFT 19
921#define PMU_REG_1P0A_REG_TEST_MASK 0xF00000u
922#define PMU_REG_1P0A_REG_TEST_SHIFT 20
923#define PMU_REG_1P0A_REG_TEST(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_1P0A_REG_TEST_SHIFT))&PMU_REG_1P0A_REG_TEST_MASK)
924#define PMU_REG_1P0A_RSVD1_MASK 0xFF000000u
925#define PMU_REG_1P0A_RSVD1_SHIFT 24
926#define PMU_REG_1P0A_RSVD1(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_1P0A_RSVD1_SHIFT))&PMU_REG_1P0A_RSVD1_MASK)
927/* REG_1P0A_SET Bit Fields */
928#define PMU_REG_1P0A_SET_ENABLE_LINREG_MASK 0x1u
929#define PMU_REG_1P0A_SET_ENABLE_LINREG_SHIFT 0
930#define PMU_REG_1P0A_SET_ENABLE_BO_MASK 0x2u
931#define PMU_REG_1P0A_SET_ENABLE_BO_SHIFT 1
932#define PMU_REG_1P0A_SET_ENABLE_ILIMIT_MASK 0x4u
933#define PMU_REG_1P0A_SET_ENABLE_ILIMIT_SHIFT 2
934#define PMU_REG_1P0A_SET_ENABLE_PULLDOWN_MASK 0x8u
935#define PMU_REG_1P0A_SET_ENABLE_PULLDOWN_SHIFT 3
936#define PMU_REG_1P0A_SET_BO_OFFSET_MASK 0x70u
937#define PMU_REG_1P0A_SET_BO_OFFSET_SHIFT 4
938#define PMU_REG_1P0A_SET_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_1P0A_SET_BO_OFFSET_SHIFT))&PMU_REG_1P0A_SET_BO_OFFSET_MASK)
939#define PMU_REG_1P0A_SET_ENABLE_PWRUPLOAD_MASK 0x80u
940#define PMU_REG_1P0A_SET_ENABLE_PWRUPLOAD_SHIFT 7
941#define PMU_REG_1P0A_SET_OUTPUT_TRG_MASK 0x1F00u
942#define PMU_REG_1P0A_SET_OUTPUT_TRG_SHIFT 8
943#define PMU_REG_1P0A_SET_OUTPUT_TRG(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_1P0A_SET_OUTPUT_TRG_SHIFT))&PMU_REG_1P0A_SET_OUTPUT_TRG_MASK)
944#define PMU_REG_1P0A_SET_RSVD0_MASK 0xE000u
945#define PMU_REG_1P0A_SET_RSVD0_SHIFT 13
946#define PMU_REG_1P0A_SET_RSVD0(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_1P0A_SET_RSVD0_SHIFT))&PMU_REG_1P0A_SET_RSVD0_MASK)
947#define PMU_REG_1P0A_SET_BO_MASK 0x10000u
948#define PMU_REG_1P0A_SET_BO_SHIFT 16
949#define PMU_REG_1P0A_SET_OK_MASK 0x20000u
950#define PMU_REG_1P0A_SET_OK_SHIFT 17
951#define PMU_REG_1P0A_SET_ENABLE_WEAK_LINREG_MASK 0x40000u
952#define PMU_REG_1P0A_SET_ENABLE_WEAK_LINREG_SHIFT 18
953#define PMU_REG_1P0A_SET_SELREF_WEAK_LINREG_MASK 0x80000u
954#define PMU_REG_1P0A_SET_SELREF_WEAK_LINREG_SHIFT 19
955#define PMU_REG_1P0A_SET_REG_TEST_MASK 0xF00000u
956#define PMU_REG_1P0A_SET_REG_TEST_SHIFT 20
957#define PMU_REG_1P0A_SET_REG_TEST(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_1P0A_SET_REG_TEST_SHIFT))&PMU_REG_1P0A_SET_REG_TEST_MASK)
958#define PMU_REG_1P0A_SET_RSVD1_MASK 0xFF000000u
959#define PMU_REG_1P0A_SET_RSVD1_SHIFT 24
960#define PMU_REG_1P0A_SET_RSVD1(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_1P0A_SET_RSVD1_SHIFT))&PMU_REG_1P0A_SET_RSVD1_MASK)
961/* REG_1P0A_CLR Bit Fields */
962#define PMU_REG_1P0A_CLR_ENABLE_LINREG_MASK 0x1u
963#define PMU_REG_1P0A_CLR_ENABLE_LINREG_SHIFT 0
964#define PMU_REG_1P0A_CLR_ENABLE_BO_MASK 0x2u
965#define PMU_REG_1P0A_CLR_ENABLE_BO_SHIFT 1
966#define PMU_REG_1P0A_CLR_ENABLE_ILIMIT_MASK 0x4u
967#define PMU_REG_1P0A_CLR_ENABLE_ILIMIT_SHIFT 2
968#define PMU_REG_1P0A_CLR_ENABLE_PULLDOWN_MASK 0x8u
969#define PMU_REG_1P0A_CLR_ENABLE_PULLDOWN_SHIFT 3
970#define PMU_REG_1P0A_CLR_BO_OFFSET_MASK 0x70u
971#define PMU_REG_1P0A_CLR_BO_OFFSET_SHIFT 4
972#define PMU_REG_1P0A_CLR_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_1P0A_CLR_BO_OFFSET_SHIFT))&PMU_REG_1P0A_CLR_BO_OFFSET_MASK)
973#define PMU_REG_1P0A_CLR_ENABLE_PWRUPLOAD_MASK 0x80u
974#define PMU_REG_1P0A_CLR_ENABLE_PWRUPLOAD_SHIFT 7
975#define PMU_REG_1P0A_CLR_OUTPUT_TRG_MASK 0x1F00u
976#define PMU_REG_1P0A_CLR_OUTPUT_TRG_SHIFT 8
977#define PMU_REG_1P0A_CLR_OUTPUT_TRG(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_1P0A_CLR_OUTPUT_TRG_SHIFT))&PMU_REG_1P0A_CLR_OUTPUT_TRG_MASK)
978#define PMU_REG_1P0A_CLR_RSVD0_MASK 0xE000u
979#define PMU_REG_1P0A_CLR_RSVD0_SHIFT 13
980#define PMU_REG_1P0A_CLR_RSVD0(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_1P0A_CLR_RSVD0_SHIFT))&PMU_REG_1P0A_CLR_RSVD0_MASK)
981#define PMU_REG_1P0A_CLR_BO_MASK 0x10000u
982#define PMU_REG_1P0A_CLR_BO_SHIFT 16
983#define PMU_REG_1P0A_CLR_OK_MASK 0x20000u
984#define PMU_REG_1P0A_CLR_OK_SHIFT 17
985#define PMU_REG_1P0A_CLR_ENABLE_WEAK_LINREG_MASK 0x40000u
986#define PMU_REG_1P0A_CLR_ENABLE_WEAK_LINREG_SHIFT 18
987#define PMU_REG_1P0A_CLR_SELREF_WEAK_LINREG_MASK 0x80000u
988#define PMU_REG_1P0A_CLR_SELREF_WEAK_LINREG_SHIFT 19
989#define PMU_REG_1P0A_CLR_REG_TEST_MASK 0xF00000u
990#define PMU_REG_1P0A_CLR_REG_TEST_SHIFT 20
991#define PMU_REG_1P0A_CLR_REG_TEST(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_1P0A_CLR_REG_TEST_SHIFT))&PMU_REG_1P0A_CLR_REG_TEST_MASK)
992#define PMU_REG_1P0A_CLR_RSVD1_MASK 0xFF000000u
993#define PMU_REG_1P0A_CLR_RSVD1_SHIFT 24
994#define PMU_REG_1P0A_CLR_RSVD1(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_1P0A_CLR_RSVD1_SHIFT))&PMU_REG_1P0A_CLR_RSVD1_MASK)
995/* REG_1P0A_TOG Bit Fields */
996#define PMU_REG_1P0A_TOG_ENABLE_LINREG_MASK 0x1u
997#define PMU_REG_1P0A_TOG_ENABLE_LINREG_SHIFT 0
998#define PMU_REG_1P0A_TOG_ENABLE_BO_MASK 0x2u
999#define PMU_REG_1P0A_TOG_ENABLE_BO_SHIFT 1
1000#define PMU_REG_1P0A_TOG_ENABLE_ILIMIT_MASK 0x4u
1001#define PMU_REG_1P0A_TOG_ENABLE_ILIMIT_SHIFT 2
1002#define PMU_REG_1P0A_TOG_ENABLE_PULLDOWN_MASK 0x8u
1003#define PMU_REG_1P0A_TOG_ENABLE_PULLDOWN_SHIFT 3
1004#define PMU_REG_1P0A_TOG_BO_OFFSET_MASK 0x70u
1005#define PMU_REG_1P0A_TOG_BO_OFFSET_SHIFT 4
1006#define PMU_REG_1P0A_TOG_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_1P0A_TOG_BO_OFFSET_SHIFT))&PMU_REG_1P0A_TOG_BO_OFFSET_MASK)
1007#define PMU_REG_1P0A_TOG_ENABLE_PWRUPLOAD_MASK 0x80u
1008#define PMU_REG_1P0A_TOG_ENABLE_PWRUPLOAD_SHIFT 7
1009#define PMU_REG_1P0A_TOG_OUTPUT_TRG_MASK 0x1F00u
1010#define PMU_REG_1P0A_TOG_OUTPUT_TRG_SHIFT 8
1011#define PMU_REG_1P0A_TOG_OUTPUT_TRG(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_1P0A_TOG_OUTPUT_TRG_SHIFT))&PMU_REG_1P0A_TOG_OUTPUT_TRG_MASK)
1012#define PMU_REG_1P0A_TOG_RSVD0_MASK 0xE000u
1013#define PMU_REG_1P0A_TOG_RSVD0_SHIFT 13
1014#define PMU_REG_1P0A_TOG_RSVD0(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_1P0A_TOG_RSVD0_SHIFT))&PMU_REG_1P0A_TOG_RSVD0_MASK)
1015#define PMU_REG_1P0A_TOG_BO_MASK 0x10000u
1016#define PMU_REG_1P0A_TOG_BO_SHIFT 16
1017#define PMU_REG_1P0A_TOG_OK_MASK 0x20000u
1018#define PMU_REG_1P0A_TOG_OK_SHIFT 17
1019#define PMU_REG_1P0A_TOG_ENABLE_WEAK_LINREG_MASK 0x40000u
1020#define PMU_REG_1P0A_TOG_ENABLE_WEAK_LINREG_SHIFT 18
1021#define PMU_REG_1P0A_TOG_SELREF_WEAK_LINREG_MASK 0x80000u
1022#define PMU_REG_1P0A_TOG_SELREF_WEAK_LINREG_SHIFT 19
1023#define PMU_REG_1P0A_TOG_REG_TEST_MASK 0xF00000u
1024#define PMU_REG_1P0A_TOG_REG_TEST_SHIFT 20
1025#define PMU_REG_1P0A_TOG_REG_TEST(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_1P0A_TOG_REG_TEST_SHIFT))&PMU_REG_1P0A_TOG_REG_TEST_MASK)
1026#define PMU_REG_1P0A_TOG_RSVD1_MASK 0xFF000000u
1027#define PMU_REG_1P0A_TOG_RSVD1_SHIFT 24
1028#define PMU_REG_1P0A_TOG_RSVD1(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_1P0A_TOG_RSVD1_SHIFT))&PMU_REG_1P0A_TOG_RSVD1_MASK)
1029/* REG_1P0D Bit Fields */
1030#define PMU_REG_1P0D_ENABLE_LINREG_MASK 0x1u
1031#define PMU_REG_1P0D_ENABLE_LINREG_SHIFT 0
1032#define PMU_REG_1P0D_ENABLE_BO_MASK 0x2u
1033#define PMU_REG_1P0D_ENABLE_BO_SHIFT 1
1034#define PMU_REG_1P0D_ENABLE_ILIMIT_MASK 0x4u
1035#define PMU_REG_1P0D_ENABLE_ILIMIT_SHIFT 2
1036#define PMU_REG_1P0D_ENABLE_PULLDOWN_MASK 0x8u
1037#define PMU_REG_1P0D_ENABLE_PULLDOWN_SHIFT 3
1038#define PMU_REG_1P0D_BO_OFFSET_MASK 0x70u
1039#define PMU_REG_1P0D_BO_OFFSET_SHIFT 4
1040#define PMU_REG_1P0D_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_1P0D_BO_OFFSET_SHIFT))&PMU_REG_1P0D_BO_OFFSET_MASK)
1041#define PMU_REG_1P0D_ENABLE_PWRUPLOAD_MASK 0x80u
1042#define PMU_REG_1P0D_ENABLE_PWRUPLOAD_SHIFT 7
1043#define PMU_REG_1P0D_OUTPUT_TRG_MASK 0x1F00u
1044#define PMU_REG_1P0D_OUTPUT_TRG_SHIFT 8
1045#define PMU_REG_1P0D_OUTPUT_TRG(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_1P0D_OUTPUT_TRG_SHIFT))&PMU_REG_1P0D_OUTPUT_TRG_MASK)
1046#define PMU_REG_1P0D_RSVD0_MASK 0xE000u
1047#define PMU_REG_1P0D_RSVD0_SHIFT 13
1048#define PMU_REG_1P0D_RSVD0(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_1P0D_RSVD0_SHIFT))&PMU_REG_1P0D_RSVD0_MASK)
1049#define PMU_REG_1P0D_BO_MASK 0x10000u
1050#define PMU_REG_1P0D_BO_SHIFT 16
1051#define PMU_REG_1P0D_OK_MASK 0x20000u
1052#define PMU_REG_1P0D_OK_SHIFT 17
1053#define PMU_REG_1P0D_ENABLE_WEAK_LINREG_MASK 0x40000u
1054#define PMU_REG_1P0D_ENABLE_WEAK_LINREG_SHIFT 18
1055#define PMU_REG_1P0D_SELREF_WEAK_LINREG_MASK 0x80000u
1056#define PMU_REG_1P0D_SELREF_WEAK_LINREG_SHIFT 19
1057#define PMU_REG_1P0D_REG_TEST_MASK 0xF00000u
1058#define PMU_REG_1P0D_REG_TEST_SHIFT 20
1059#define PMU_REG_1P0D_REG_TEST(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_1P0D_REG_TEST_SHIFT))&PMU_REG_1P0D_REG_TEST_MASK)
1060#define PMU_REG_1P0D_RSVD1_MASK 0x7F000000u
1061#define PMU_REG_1P0D_RSVD1_SHIFT 24
1062#define PMU_REG_1P0D_RSVD1(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_1P0D_RSVD1_SHIFT))&PMU_REG_1P0D_RSVD1_MASK)
1063#define PMU_REG_1P0D_OVERRIDE_MASK 0x80000000u
1064#define PMU_REG_1P0D_OVERRIDE_SHIFT 31
1065/* REG_1P0D_SET Bit Fields */
1066#define PMU_REG_1P0D_SET_ENABLE_LINREG_MASK 0x1u
1067#define PMU_REG_1P0D_SET_ENABLE_LINREG_SHIFT 0
1068#define PMU_REG_1P0D_SET_ENABLE_BO_MASK 0x2u
1069#define PMU_REG_1P0D_SET_ENABLE_BO_SHIFT 1
1070#define PMU_REG_1P0D_SET_ENABLE_ILIMIT_MASK 0x4u
1071#define PMU_REG_1P0D_SET_ENABLE_ILIMIT_SHIFT 2
1072#define PMU_REG_1P0D_SET_ENABLE_PULLDOWN_MASK 0x8u
1073#define PMU_REG_1P0D_SET_ENABLE_PULLDOWN_SHIFT 3
1074#define PMU_REG_1P0D_SET_BO_OFFSET_MASK 0x70u
1075#define PMU_REG_1P0D_SET_BO_OFFSET_SHIFT 4
1076#define PMU_REG_1P0D_SET_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_1P0D_SET_BO_OFFSET_SHIFT))&PMU_REG_1P0D_SET_BO_OFFSET_MASK)
1077#define PMU_REG_1P0D_SET_ENABLE_PWRUPLOAD_MASK 0x80u
1078#define PMU_REG_1P0D_SET_ENABLE_PWRUPLOAD_SHIFT 7
1079#define PMU_REG_1P0D_SET_OUTPUT_TRG_MASK 0x1F00u
1080#define PMU_REG_1P0D_SET_OUTPUT_TRG_SHIFT 8
1081#define PMU_REG_1P0D_SET_OUTPUT_TRG(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_1P0D_SET_OUTPUT_TRG_SHIFT))&PMU_REG_1P0D_SET_OUTPUT_TRG_MASK)
1082#define PMU_REG_1P0D_SET_RSVD0_MASK 0xE000u
1083#define PMU_REG_1P0D_SET_RSVD0_SHIFT 13
1084#define PMU_REG_1P0D_SET_RSVD0(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_1P0D_SET_RSVD0_SHIFT))&PMU_REG_1P0D_SET_RSVD0_MASK)
1085#define PMU_REG_1P0D_SET_BO_MASK 0x10000u
1086#define PMU_REG_1P0D_SET_BO_SHIFT 16
1087#define PMU_REG_1P0D_SET_OK_MASK 0x20000u
1088#define PMU_REG_1P0D_SET_OK_SHIFT 17
1089#define PMU_REG_1P0D_SET_ENABLE_WEAK_LINREG_MASK 0x40000u
1090#define PMU_REG_1P0D_SET_ENABLE_WEAK_LINREG_SHIFT 18
1091#define PMU_REG_1P0D_SET_SELREF_WEAK_LINREG_MASK 0x80000u
1092#define PMU_REG_1P0D_SET_SELREF_WEAK_LINREG_SHIFT 19
1093#define PMU_REG_1P0D_SET_REG_TEST_MASK 0xF00000u
1094#define PMU_REG_1P0D_SET_REG_TEST_SHIFT 20
1095#define PMU_REG_1P0D_SET_REG_TEST(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_1P0D_SET_REG_TEST_SHIFT))&PMU_REG_1P0D_SET_REG_TEST_MASK)
1096#define PMU_REG_1P0D_SET_RSVD1_MASK 0x7F000000u
1097#define PMU_REG_1P0D_SET_RSVD1_SHIFT 24
1098#define PMU_REG_1P0D_SET_RSVD1(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_1P0D_SET_RSVD1_SHIFT))&PMU_REG_1P0D_SET_RSVD1_MASK)
1099#define PMU_REG_1P0D_SET_OVERRIDE_MASK 0x80000000u
1100#define PMU_REG_1P0D_SET_OVERRIDE_SHIFT 31
1101/* REG_1P0D_CLR Bit Fields */
1102#define PMU_REG_1P0D_CLR_ENABLE_LINREG_MASK 0x1u
1103#define PMU_REG_1P0D_CLR_ENABLE_LINREG_SHIFT 0
1104#define PMU_REG_1P0D_CLR_ENABLE_BO_MASK 0x2u
1105#define PMU_REG_1P0D_CLR_ENABLE_BO_SHIFT 1
1106#define PMU_REG_1P0D_CLR_ENABLE_ILIMIT_MASK 0x4u
1107#define PMU_REG_1P0D_CLR_ENABLE_ILIMIT_SHIFT 2
1108#define PMU_REG_1P0D_CLR_ENABLE_PULLDOWN_MASK 0x8u
1109#define PMU_REG_1P0D_CLR_ENABLE_PULLDOWN_SHIFT 3
1110#define PMU_REG_1P0D_CLR_BO_OFFSET_MASK 0x70u
1111#define PMU_REG_1P0D_CLR_BO_OFFSET_SHIFT 4
1112#define PMU_REG_1P0D_CLR_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_1P0D_CLR_BO_OFFSET_SHIFT))&PMU_REG_1P0D_CLR_BO_OFFSET_MASK)
1113#define PMU_REG_1P0D_CLR_ENABLE_PWRUPLOAD_MASK 0x80u
1114#define PMU_REG_1P0D_CLR_ENABLE_PWRUPLOAD_SHIFT 7
1115#define PMU_REG_1P0D_CLR_OUTPUT_TRG_MASK 0x1F00u
1116#define PMU_REG_1P0D_CLR_OUTPUT_TRG_SHIFT 8
1117#define PMU_REG_1P0D_CLR_OUTPUT_TRG(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_1P0D_CLR_OUTPUT_TRG_SHIFT))&PMU_REG_1P0D_CLR_OUTPUT_TRG_MASK)
1118#define PMU_REG_1P0D_CLR_RSVD0_MASK 0xE000u
1119#define PMU_REG_1P0D_CLR_RSVD0_SHIFT 13
1120#define PMU_REG_1P0D_CLR_RSVD0(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_1P0D_CLR_RSVD0_SHIFT))&PMU_REG_1P0D_CLR_RSVD0_MASK)
1121#define PMU_REG_1P0D_CLR_BO_MASK 0x10000u
1122#define PMU_REG_1P0D_CLR_BO_SHIFT 16
1123#define PMU_REG_1P0D_CLR_OK_MASK 0x20000u
1124#define PMU_REG_1P0D_CLR_OK_SHIFT 17
1125#define PMU_REG_1P0D_CLR_ENABLE_WEAK_LINREG_MASK 0x40000u
1126#define PMU_REG_1P0D_CLR_ENABLE_WEAK_LINREG_SHIFT 18
1127#define PMU_REG_1P0D_CLR_SELREF_WEAK_LINREG_MASK 0x80000u
1128#define PMU_REG_1P0D_CLR_SELREF_WEAK_LINREG_SHIFT 19
1129#define PMU_REG_1P0D_CLR_REG_TEST_MASK 0xF00000u
1130#define PMU_REG_1P0D_CLR_REG_TEST_SHIFT 20
1131#define PMU_REG_1P0D_CLR_REG_TEST(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_1P0D_CLR_REG_TEST_SHIFT))&PMU_REG_1P0D_CLR_REG_TEST_MASK)
1132#define PMU_REG_1P0D_CLR_RSVD1_MASK 0x7F000000u
1133#define PMU_REG_1P0D_CLR_RSVD1_SHIFT 24
1134#define PMU_REG_1P0D_CLR_RSVD1(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_1P0D_CLR_RSVD1_SHIFT))&PMU_REG_1P0D_CLR_RSVD1_MASK)
1135#define PMU_REG_1P0D_CLR_OVERRIDE_MASK 0x80000000u
1136#define PMU_REG_1P0D_CLR_OVERRIDE_SHIFT 31
1137/* REG_1P0D_TOG Bit Fields */
1138#define PMU_REG_1P0D_TOG_ENABLE_LINREG_MASK 0x1u
1139#define PMU_REG_1P0D_TOG_ENABLE_LINREG_SHIFT 0
1140#define PMU_REG_1P0D_TOG_ENABLE_BO_MASK 0x2u
1141#define PMU_REG_1P0D_TOG_ENABLE_BO_SHIFT 1
1142#define PMU_REG_1P0D_TOG_ENABLE_ILIMIT_MASK 0x4u
1143#define PMU_REG_1P0D_TOG_ENABLE_ILIMIT_SHIFT 2
1144#define PMU_REG_1P0D_TOG_ENABLE_PULLDOWN_MASK 0x8u
1145#define PMU_REG_1P0D_TOG_ENABLE_PULLDOWN_SHIFT 3
1146#define PMU_REG_1P0D_TOG_BO_OFFSET_MASK 0x70u
1147#define PMU_REG_1P0D_TOG_BO_OFFSET_SHIFT 4
1148#define PMU_REG_1P0D_TOG_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_1P0D_TOG_BO_OFFSET_SHIFT))&PMU_REG_1P0D_TOG_BO_OFFSET_MASK)
1149#define PMU_REG_1P0D_TOG_ENABLE_PWRUPLOAD_MASK 0x80u
1150#define PMU_REG_1P0D_TOG_ENABLE_PWRUPLOAD_SHIFT 7
1151#define PMU_REG_1P0D_TOG_OUTPUT_TRG_MASK 0x1F00u
1152#define PMU_REG_1P0D_TOG_OUTPUT_TRG_SHIFT 8
1153#define PMU_REG_1P0D_TOG_OUTPUT_TRG(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_1P0D_TOG_OUTPUT_TRG_SHIFT))&PMU_REG_1P0D_TOG_OUTPUT_TRG_MASK)
1154#define PMU_REG_1P0D_TOG_RSVD0_MASK 0xE000u
1155#define PMU_REG_1P0D_TOG_RSVD0_SHIFT 13
1156#define PMU_REG_1P0D_TOG_RSVD0(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_1P0D_TOG_RSVD0_SHIFT))&PMU_REG_1P0D_TOG_RSVD0_MASK)
1157#define PMU_REG_1P0D_TOG_BO_MASK 0x10000u
1158#define PMU_REG_1P0D_TOG_BO_SHIFT 16
1159#define PMU_REG_1P0D_TOG_OK_MASK 0x20000u
1160#define PMU_REG_1P0D_TOG_OK_SHIFT 17
1161#define PMU_REG_1P0D_TOG_ENABLE_WEAK_LINREG_MASK 0x40000u
1162#define PMU_REG_1P0D_TOG_ENABLE_WEAK_LINREG_SHIFT 18
1163#define PMU_REG_1P0D_TOG_SELREF_WEAK_LINREG_MASK 0x80000u
1164#define PMU_REG_1P0D_TOG_SELREF_WEAK_LINREG_SHIFT 19
1165#define PMU_REG_1P0D_TOG_REG_TEST_MASK 0xF00000u
1166#define PMU_REG_1P0D_TOG_REG_TEST_SHIFT 20
1167#define PMU_REG_1P0D_TOG_REG_TEST(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_1P0D_TOG_REG_TEST_SHIFT))&PMU_REG_1P0D_TOG_REG_TEST_MASK)
1168#define PMU_REG_1P0D_TOG_RSVD1_MASK 0x7F000000u
1169#define PMU_REG_1P0D_TOG_RSVD1_SHIFT 24
1170#define PMU_REG_1P0D_TOG_RSVD1(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_1P0D_TOG_RSVD1_SHIFT))&PMU_REG_1P0D_TOG_RSVD1_MASK)
1171#define PMU_REG_1P0D_TOG_OVERRIDE_MASK 0x80000000u
1172#define PMU_REG_1P0D_TOG_OVERRIDE_SHIFT 31
1173/* REG_HSIC_1P2 Bit Fields */
1174#define PMU_REG_HSIC_1P2_ENABLE_LINREG_MASK 0x1u
1175#define PMU_REG_HSIC_1P2_ENABLE_LINREG_SHIFT 0
1176#define PMU_REG_HSIC_1P2_ENABLE_BO_MASK 0x2u
1177#define PMU_REG_HSIC_1P2_ENABLE_BO_SHIFT 1
1178#define PMU_REG_HSIC_1P2_ENABLE_ILIMIT_MASK 0x4u
1179#define PMU_REG_HSIC_1P2_ENABLE_ILIMIT_SHIFT 2
1180#define PMU_REG_HSIC_1P2_ENABLE_PULLDOWN_MASK 0x8u
1181#define PMU_REG_HSIC_1P2_ENABLE_PULLDOWN_SHIFT 3
1182#define PMU_REG_HSIC_1P2_BO_OFFSET_MASK 0x70u
1183#define PMU_REG_HSIC_1P2_BO_OFFSET_SHIFT 4
1184#define PMU_REG_HSIC_1P2_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_HSIC_1P2_BO_OFFSET_SHIFT))&PMU_REG_HSIC_1P2_BO_OFFSET_MASK)
1185#define PMU_REG_HSIC_1P2_ENABLE_PWRUPLOAD_MASK 0x80u
1186#define PMU_REG_HSIC_1P2_ENABLE_PWRUPLOAD_SHIFT 7
1187#define PMU_REG_HSIC_1P2_OUTPUT_TRG_MASK 0x1F00u
1188#define PMU_REG_HSIC_1P2_OUTPUT_TRG_SHIFT 8
1189#define PMU_REG_HSIC_1P2_OUTPUT_TRG(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_HSIC_1P2_OUTPUT_TRG_SHIFT))&PMU_REG_HSIC_1P2_OUTPUT_TRG_MASK)
1190#define PMU_REG_HSIC_1P2_RSVD0_MASK 0xE000u
1191#define PMU_REG_HSIC_1P2_RSVD0_SHIFT 13
1192#define PMU_REG_HSIC_1P2_RSVD0(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_HSIC_1P2_RSVD0_SHIFT))&PMU_REG_HSIC_1P2_RSVD0_MASK)
1193#define PMU_REG_HSIC_1P2_BO_MASK 0x10000u
1194#define PMU_REG_HSIC_1P2_BO_SHIFT 16
1195#define PMU_REG_HSIC_1P2_OK_MASK 0x20000u
1196#define PMU_REG_HSIC_1P2_OK_SHIFT 17
1197#define PMU_REG_HSIC_1P2_ENABLE_WEAK_LINREG_MASK 0x40000u
1198#define PMU_REG_HSIC_1P2_ENABLE_WEAK_LINREG_SHIFT 18
1199#define PMU_REG_HSIC_1P2_SELREF_WEAK_LINREG_MASK 0x80000u
1200#define PMU_REG_HSIC_1P2_SELREF_WEAK_LINREG_SHIFT 19
1201#define PMU_REG_HSIC_1P2_REG_TEST_MASK 0xF00000u
1202#define PMU_REG_HSIC_1P2_REG_TEST_SHIFT 20
1203#define PMU_REG_HSIC_1P2_REG_TEST(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_HSIC_1P2_REG_TEST_SHIFT))&PMU_REG_HSIC_1P2_REG_TEST_MASK)
1204#define PMU_REG_HSIC_1P2_RSVD1_MASK 0x7F000000u
1205#define PMU_REG_HSIC_1P2_RSVD1_SHIFT 24
1206#define PMU_REG_HSIC_1P2_RSVD1(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_HSIC_1P2_RSVD1_SHIFT))&PMU_REG_HSIC_1P2_RSVD1_MASK)
1207#define PMU_REG_HSIC_1P2_OVERRIDE_MASK 0x80000000u
1208#define PMU_REG_HSIC_1P2_OVERRIDE_SHIFT 31
1209/* REG_HSIC_1P2_SET Bit Fields */
1210#define PMU_REG_HSIC_1P2_SET_ENABLE_LINREG_MASK 0x1u
1211#define PMU_REG_HSIC_1P2_SET_ENABLE_LINREG_SHIFT 0
1212#define PMU_REG_HSIC_1P2_SET_ENABLE_BO_MASK 0x2u
1213#define PMU_REG_HSIC_1P2_SET_ENABLE_BO_SHIFT 1
1214#define PMU_REG_HSIC_1P2_SET_ENABLE_ILIMIT_MASK 0x4u
1215#define PMU_REG_HSIC_1P2_SET_ENABLE_ILIMIT_SHIFT 2
1216#define PMU_REG_HSIC_1P2_SET_ENABLE_PULLDOWN_MASK 0x8u
1217#define PMU_REG_HSIC_1P2_SET_ENABLE_PULLDOWN_SHIFT 3
1218#define PMU_REG_HSIC_1P2_SET_BO_OFFSET_MASK 0x70u
1219#define PMU_REG_HSIC_1P2_SET_BO_OFFSET_SHIFT 4
1220#define PMU_REG_HSIC_1P2_SET_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_HSIC_1P2_SET_BO_OFFSET_SHIFT))&PMU_REG_HSIC_1P2_SET_BO_OFFSET_MASK)
1221#define PMU_REG_HSIC_1P2_SET_ENABLE_PWRUPLOAD_MASK 0x80u
1222#define PMU_REG_HSIC_1P2_SET_ENABLE_PWRUPLOAD_SHIFT 7
1223#define PMU_REG_HSIC_1P2_SET_OUTPUT_TRG_MASK 0x1F00u
1224#define PMU_REG_HSIC_1P2_SET_OUTPUT_TRG_SHIFT 8
1225#define PMU_REG_HSIC_1P2_SET_OUTPUT_TRG(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_HSIC_1P2_SET_OUTPUT_TRG_SHIFT))&PMU_REG_HSIC_1P2_SET_OUTPUT_TRG_MASK)
1226#define PMU_REG_HSIC_1P2_SET_RSVD0_MASK 0xE000u
1227#define PMU_REG_HSIC_1P2_SET_RSVD0_SHIFT 13
1228#define PMU_REG_HSIC_1P2_SET_RSVD0(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_HSIC_1P2_SET_RSVD0_SHIFT))&PMU_REG_HSIC_1P2_SET_RSVD0_MASK)
1229#define PMU_REG_HSIC_1P2_SET_BO_MASK 0x10000u
1230#define PMU_REG_HSIC_1P2_SET_BO_SHIFT 16
1231#define PMU_REG_HSIC_1P2_SET_OK_MASK 0x20000u
1232#define PMU_REG_HSIC_1P2_SET_OK_SHIFT 17
1233#define PMU_REG_HSIC_1P2_SET_ENABLE_WEAK_LINREG_MASK 0x40000u
1234#define PMU_REG_HSIC_1P2_SET_ENABLE_WEAK_LINREG_SHIFT 18
1235#define PMU_REG_HSIC_1P2_SET_SELREF_WEAK_LINREG_MASK 0x80000u
1236#define PMU_REG_HSIC_1P2_SET_SELREF_WEAK_LINREG_SHIFT 19
1237#define PMU_REG_HSIC_1P2_SET_REG_TEST_MASK 0xF00000u
1238#define PMU_REG_HSIC_1P2_SET_REG_TEST_SHIFT 20
1239#define PMU_REG_HSIC_1P2_SET_REG_TEST(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_HSIC_1P2_SET_REG_TEST_SHIFT))&PMU_REG_HSIC_1P2_SET_REG_TEST_MASK)
1240#define PMU_REG_HSIC_1P2_SET_RSVD1_MASK 0x7F000000u
1241#define PMU_REG_HSIC_1P2_SET_RSVD1_SHIFT 24
1242#define PMU_REG_HSIC_1P2_SET_RSVD1(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_HSIC_1P2_SET_RSVD1_SHIFT))&PMU_REG_HSIC_1P2_SET_RSVD1_MASK)
1243#define PMU_REG_HSIC_1P2_SET_OVERRIDE_MASK 0x80000000u
1244#define PMU_REG_HSIC_1P2_SET_OVERRIDE_SHIFT 31
1245/* REG_HSIC_1P2_CLR Bit Fields */
1246#define PMU_REG_HSIC_1P2_CLR_ENABLE_LINREG_MASK 0x1u
1247#define PMU_REG_HSIC_1P2_CLR_ENABLE_LINREG_SHIFT 0
1248#define PMU_REG_HSIC_1P2_CLR_ENABLE_BO_MASK 0x2u
1249#define PMU_REG_HSIC_1P2_CLR_ENABLE_BO_SHIFT 1
1250#define PMU_REG_HSIC_1P2_CLR_ENABLE_ILIMIT_MASK 0x4u
1251#define PMU_REG_HSIC_1P2_CLR_ENABLE_ILIMIT_SHIFT 2
1252#define PMU_REG_HSIC_1P2_CLR_ENABLE_PULLDOWN_MASK 0x8u
1253#define PMU_REG_HSIC_1P2_CLR_ENABLE_PULLDOWN_SHIFT 3
1254#define PMU_REG_HSIC_1P2_CLR_BO_OFFSET_MASK 0x70u
1255#define PMU_REG_HSIC_1P2_CLR_BO_OFFSET_SHIFT 4
1256#define PMU_REG_HSIC_1P2_CLR_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_HSIC_1P2_CLR_BO_OFFSET_SHIFT))&PMU_REG_HSIC_1P2_CLR_BO_OFFSET_MASK)
1257#define PMU_REG_HSIC_1P2_CLR_ENABLE_PWRUPLOAD_MASK 0x80u
1258#define PMU_REG_HSIC_1P2_CLR_ENABLE_PWRUPLOAD_SHIFT 7
1259#define PMU_REG_HSIC_1P2_CLR_OUTPUT_TRG_MASK 0x1F00u
1260#define PMU_REG_HSIC_1P2_CLR_OUTPUT_TRG_SHIFT 8
1261#define PMU_REG_HSIC_1P2_CLR_OUTPUT_TRG(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_HSIC_1P2_CLR_OUTPUT_TRG_SHIFT))&PMU_REG_HSIC_1P2_CLR_OUTPUT_TRG_MASK)
1262#define PMU_REG_HSIC_1P2_CLR_RSVD0_MASK 0xE000u
1263#define PMU_REG_HSIC_1P2_CLR_RSVD0_SHIFT 13
1264#define PMU_REG_HSIC_1P2_CLR_RSVD0(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_HSIC_1P2_CLR_RSVD0_SHIFT))&PMU_REG_HSIC_1P2_CLR_RSVD0_MASK)
1265#define PMU_REG_HSIC_1P2_CLR_BO_MASK 0x10000u
1266#define PMU_REG_HSIC_1P2_CLR_BO_SHIFT 16
1267#define PMU_REG_HSIC_1P2_CLR_OK_MASK 0x20000u
1268#define PMU_REG_HSIC_1P2_CLR_OK_SHIFT 17
1269#define PMU_REG_HSIC_1P2_CLR_ENABLE_WEAK_LINREG_MASK 0x40000u
1270#define PMU_REG_HSIC_1P2_CLR_ENABLE_WEAK_LINREG_SHIFT 18
1271#define PMU_REG_HSIC_1P2_CLR_SELREF_WEAK_LINREG_MASK 0x80000u
1272#define PMU_REG_HSIC_1P2_CLR_SELREF_WEAK_LINREG_SHIFT 19
1273#define PMU_REG_HSIC_1P2_CLR_REG_TEST_MASK 0xF00000u
1274#define PMU_REG_HSIC_1P2_CLR_REG_TEST_SHIFT 20
1275#define PMU_REG_HSIC_1P2_CLR_REG_TEST(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_HSIC_1P2_CLR_REG_TEST_SHIFT))&PMU_REG_HSIC_1P2_CLR_REG_TEST_MASK)
1276#define PMU_REG_HSIC_1P2_CLR_RSVD1_MASK 0x7F000000u
1277#define PMU_REG_HSIC_1P2_CLR_RSVD1_SHIFT 24
1278#define PMU_REG_HSIC_1P2_CLR_RSVD1(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_HSIC_1P2_CLR_RSVD1_SHIFT))&PMU_REG_HSIC_1P2_CLR_RSVD1_MASK)
1279#define PMU_REG_HSIC_1P2_CLR_OVERRIDE_MASK 0x80000000u
1280#define PMU_REG_HSIC_1P2_CLR_OVERRIDE_SHIFT 31
1281/* REG_HSIC_1P2_TOG Bit Fields */
1282#define PMU_REG_HSIC_1P2_TOG_ENABLE_LINREG_MASK 0x1u
1283#define PMU_REG_HSIC_1P2_TOG_ENABLE_LINREG_SHIFT 0
1284#define PMU_REG_HSIC_1P2_TOG_ENABLE_BO_MASK 0x2u
1285#define PMU_REG_HSIC_1P2_TOG_ENABLE_BO_SHIFT 1
1286#define PMU_REG_HSIC_1P2_TOG_ENABLE_ILIMIT_MASK 0x4u
1287#define PMU_REG_HSIC_1P2_TOG_ENABLE_ILIMIT_SHIFT 2
1288#define PMU_REG_HSIC_1P2_TOG_ENABLE_PULLDOWN_MASK 0x8u
1289#define PMU_REG_HSIC_1P2_TOG_ENABLE_PULLDOWN_SHIFT 3
1290#define PMU_REG_HSIC_1P2_TOG_BO_OFFSET_MASK 0x70u
1291#define PMU_REG_HSIC_1P2_TOG_BO_OFFSET_SHIFT 4
1292#define PMU_REG_HSIC_1P2_TOG_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_HSIC_1P2_TOG_BO_OFFSET_SHIFT))&PMU_REG_HSIC_1P2_TOG_BO_OFFSET_MASK)
1293#define PMU_REG_HSIC_1P2_TOG_ENABLE_PWRUPLOAD_MASK 0x80u
1294#define PMU_REG_HSIC_1P2_TOG_ENABLE_PWRUPLOAD_SHIFT 7
1295#define PMU_REG_HSIC_1P2_TOG_OUTPUT_TRG_MASK 0x1F00u
1296#define PMU_REG_HSIC_1P2_TOG_OUTPUT_TRG_SHIFT 8
1297#define PMU_REG_HSIC_1P2_TOG_OUTPUT_TRG(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_HSIC_1P2_TOG_OUTPUT_TRG_SHIFT))&PMU_REG_HSIC_1P2_TOG_OUTPUT_TRG_MASK)
1298#define PMU_REG_HSIC_1P2_TOG_RSVD0_MASK 0xE000u
1299#define PMU_REG_HSIC_1P2_TOG_RSVD0_SHIFT 13
1300#define PMU_REG_HSIC_1P2_TOG_RSVD0(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_HSIC_1P2_TOG_RSVD0_SHIFT))&PMU_REG_HSIC_1P2_TOG_RSVD0_MASK)
1301#define PMU_REG_HSIC_1P2_TOG_BO_MASK 0x10000u
1302#define PMU_REG_HSIC_1P2_TOG_BO_SHIFT 16
1303#define PMU_REG_HSIC_1P2_TOG_OK_MASK 0x20000u
1304#define PMU_REG_HSIC_1P2_TOG_OK_SHIFT 17
1305#define PMU_REG_HSIC_1P2_TOG_ENABLE_WEAK_LINREG_MASK 0x40000u
1306#define PMU_REG_HSIC_1P2_TOG_ENABLE_WEAK_LINREG_SHIFT 18
1307#define PMU_REG_HSIC_1P2_TOG_SELREF_WEAK_LINREG_MASK 0x80000u
1308#define PMU_REG_HSIC_1P2_TOG_SELREF_WEAK_LINREG_SHIFT 19
1309#define PMU_REG_HSIC_1P2_TOG_REG_TEST_MASK 0xF00000u
1310#define PMU_REG_HSIC_1P2_TOG_REG_TEST_SHIFT 20
1311#define PMU_REG_HSIC_1P2_TOG_REG_TEST(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_HSIC_1P2_TOG_REG_TEST_SHIFT))&PMU_REG_HSIC_1P2_TOG_REG_TEST_MASK)
1312#define PMU_REG_HSIC_1P2_TOG_RSVD1_MASK 0x7F000000u
1313#define PMU_REG_HSIC_1P2_TOG_RSVD1_SHIFT 24
1314#define PMU_REG_HSIC_1P2_TOG_RSVD1(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_HSIC_1P2_TOG_RSVD1_SHIFT))&PMU_REG_HSIC_1P2_TOG_RSVD1_MASK)
1315#define PMU_REG_HSIC_1P2_TOG_OVERRIDE_MASK 0x80000000u
1316#define PMU_REG_HSIC_1P2_TOG_OVERRIDE_SHIFT 31
1317/* REG_LPSR_1P0 Bit Fields */
1318#define PMU_REG_LPSR_1P0_ENABLE_LINREG_MASK 0x1u
1319#define PMU_REG_LPSR_1P0_ENABLE_LINREG_SHIFT 0
1320#define PMU_REG_LPSR_1P0_ENABLE_BO_MASK 0x2u
1321#define PMU_REG_LPSR_1P0_ENABLE_BO_SHIFT 1
1322#define PMU_REG_LPSR_1P0_ENABLE_ILIMIT_MASK 0x4u
1323#define PMU_REG_LPSR_1P0_ENABLE_ILIMIT_SHIFT 2
1324#define PMU_REG_LPSR_1P0_ENABLE_PULLDOWN_MASK 0x8u
1325#define PMU_REG_LPSR_1P0_ENABLE_PULLDOWN_SHIFT 3
1326#define PMU_REG_LPSR_1P0_BO_OFFSET_MASK 0x70u
1327#define PMU_REG_LPSR_1P0_BO_OFFSET_SHIFT 4
1328#define PMU_REG_LPSR_1P0_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_LPSR_1P0_BO_OFFSET_SHIFT))&PMU_REG_LPSR_1P0_BO_OFFSET_MASK)
1329#define PMU_REG_LPSR_1P0_ENABLE_PWRUPLOAD_MASK 0x80u
1330#define PMU_REG_LPSR_1P0_ENABLE_PWRUPLOAD_SHIFT 7
1331#define PMU_REG_LPSR_1P0_OUTPUT_TRG_MASK 0x1F00u
1332#define PMU_REG_LPSR_1P0_OUTPUT_TRG_SHIFT 8
1333#define PMU_REG_LPSR_1P0_OUTPUT_TRG(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_LPSR_1P0_OUTPUT_TRG_SHIFT))&PMU_REG_LPSR_1P0_OUTPUT_TRG_MASK)
1334#define PMU_REG_LPSR_1P0_RSVD0_MASK 0xE000u
1335#define PMU_REG_LPSR_1P0_RSVD0_SHIFT 13
1336#define PMU_REG_LPSR_1P0_RSVD0(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_LPSR_1P0_RSVD0_SHIFT))&PMU_REG_LPSR_1P0_RSVD0_MASK)
1337#define PMU_REG_LPSR_1P0_BO_MASK 0x10000u
1338#define PMU_REG_LPSR_1P0_BO_SHIFT 16
1339#define PMU_REG_LPSR_1P0_OK_MASK 0x20000u
1340#define PMU_REG_LPSR_1P0_OK_SHIFT 17
1341#define PMU_REG_LPSR_1P0_ENABLE_WEAK_LINREG_MASK 0x40000u
1342#define PMU_REG_LPSR_1P0_ENABLE_WEAK_LINREG_SHIFT 18
1343#define PMU_REG_LPSR_1P0_SELREF_WEAK_LINREG_MASK 0x80000u
1344#define PMU_REG_LPSR_1P0_SELREF_WEAK_LINREG_SHIFT 19
1345#define PMU_REG_LPSR_1P0_REG_TEST_MASK 0xF00000u
1346#define PMU_REG_LPSR_1P0_REG_TEST_SHIFT 20
1347#define PMU_REG_LPSR_1P0_REG_TEST(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_LPSR_1P0_REG_TEST_SHIFT))&PMU_REG_LPSR_1P0_REG_TEST_MASK)
1348#define PMU_REG_LPSR_1P0_RSVD1_MASK 0xFF000000u
1349#define PMU_REG_LPSR_1P0_RSVD1_SHIFT 24
1350#define PMU_REG_LPSR_1P0_RSVD1(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_LPSR_1P0_RSVD1_SHIFT))&PMU_REG_LPSR_1P0_RSVD1_MASK)
1351/* REG_LPSR_1P0_SET Bit Fields */
1352#define PMU_REG_LPSR_1P0_SET_ENABLE_LINREG_MASK 0x1u
1353#define PMU_REG_LPSR_1P0_SET_ENABLE_LINREG_SHIFT 0
1354#define PMU_REG_LPSR_1P0_SET_ENABLE_BO_MASK 0x2u
1355#define PMU_REG_LPSR_1P0_SET_ENABLE_BO_SHIFT 1
1356#define PMU_REG_LPSR_1P0_SET_ENABLE_ILIMIT_MASK 0x4u
1357#define PMU_REG_LPSR_1P0_SET_ENABLE_ILIMIT_SHIFT 2
1358#define PMU_REG_LPSR_1P0_SET_ENABLE_PULLDOWN_MASK 0x8u
1359#define PMU_REG_LPSR_1P0_SET_ENABLE_PULLDOWN_SHIFT 3
1360#define PMU_REG_LPSR_1P0_SET_BO_OFFSET_MASK 0x70u
1361#define PMU_REG_LPSR_1P0_SET_BO_OFFSET_SHIFT 4
1362#define PMU_REG_LPSR_1P0_SET_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_LPSR_1P0_SET_BO_OFFSET_SHIFT))&PMU_REG_LPSR_1P0_SET_BO_OFFSET_MASK)
1363#define PMU_REG_LPSR_1P0_SET_ENABLE_PWRUPLOAD_MASK 0x80u
1364#define PMU_REG_LPSR_1P0_SET_ENABLE_PWRUPLOAD_SHIFT 7
1365#define PMU_REG_LPSR_1P0_SET_OUTPUT_TRG_MASK 0x1F00u
1366#define PMU_REG_LPSR_1P0_SET_OUTPUT_TRG_SHIFT 8
1367#define PMU_REG_LPSR_1P0_SET_OUTPUT_TRG(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_LPSR_1P0_SET_OUTPUT_TRG_SHIFT))&PMU_REG_LPSR_1P0_SET_OUTPUT_TRG_MASK)
1368#define PMU_REG_LPSR_1P0_SET_RSVD0_MASK 0xE000u
1369#define PMU_REG_LPSR_1P0_SET_RSVD0_SHIFT 13
1370#define PMU_REG_LPSR_1P0_SET_RSVD0(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_LPSR_1P0_SET_RSVD0_SHIFT))&PMU_REG_LPSR_1P0_SET_RSVD0_MASK)
1371#define PMU_REG_LPSR_1P0_SET_BO_MASK 0x10000u
1372#define PMU_REG_LPSR_1P0_SET_BO_SHIFT 16
1373#define PMU_REG_LPSR_1P0_SET_OK_MASK 0x20000u
1374#define PMU_REG_LPSR_1P0_SET_OK_SHIFT 17
1375#define PMU_REG_LPSR_1P0_SET_ENABLE_WEAK_LINREG_MASK 0x40000u
1376#define PMU_REG_LPSR_1P0_SET_ENABLE_WEAK_LINREG_SHIFT 18
1377#define PMU_REG_LPSR_1P0_SET_SELREF_WEAK_LINREG_MASK 0x80000u
1378#define PMU_REG_LPSR_1P0_SET_SELREF_WEAK_LINREG_SHIFT 19
1379#define PMU_REG_LPSR_1P0_SET_REG_TEST_MASK 0xF00000u
1380#define PMU_REG_LPSR_1P0_SET_REG_TEST_SHIFT 20
1381#define PMU_REG_LPSR_1P0_SET_REG_TEST(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_LPSR_1P0_SET_REG_TEST_SHIFT))&PMU_REG_LPSR_1P0_SET_REG_TEST_MASK)
1382#define PMU_REG_LPSR_1P0_SET_RSVD1_MASK 0xFF000000u
1383#define PMU_REG_LPSR_1P0_SET_RSVD1_SHIFT 24
1384#define PMU_REG_LPSR_1P0_SET_RSVD1(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_LPSR_1P0_SET_RSVD1_SHIFT))&PMU_REG_LPSR_1P0_SET_RSVD1_MASK)
1385/* REG_LPSR_1P0_CLR Bit Fields */
1386#define PMU_REG_LPSR_1P0_CLR_ENABLE_LINREG_MASK 0x1u
1387#define PMU_REG_LPSR_1P0_CLR_ENABLE_LINREG_SHIFT 0
1388#define PMU_REG_LPSR_1P0_CLR_ENABLE_BO_MASK 0x2u
1389#define PMU_REG_LPSR_1P0_CLR_ENABLE_BO_SHIFT 1
1390#define PMU_REG_LPSR_1P0_CLR_ENABLE_ILIMIT_MASK 0x4u
1391#define PMU_REG_LPSR_1P0_CLR_ENABLE_ILIMIT_SHIFT 2
1392#define PMU_REG_LPSR_1P0_CLR_ENABLE_PULLDOWN_MASK 0x8u
1393#define PMU_REG_LPSR_1P0_CLR_ENABLE_PULLDOWN_SHIFT 3
1394#define PMU_REG_LPSR_1P0_CLR_BO_OFFSET_MASK 0x70u
1395#define PMU_REG_LPSR_1P0_CLR_BO_OFFSET_SHIFT 4
1396#define PMU_REG_LPSR_1P0_CLR_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_LPSR_1P0_CLR_BO_OFFSET_SHIFT))&PMU_REG_LPSR_1P0_CLR_BO_OFFSET_MASK)
1397#define PMU_REG_LPSR_1P0_CLR_ENABLE_PWRUPLOAD_MASK 0x80u
1398#define PMU_REG_LPSR_1P0_CLR_ENABLE_PWRUPLOAD_SHIFT 7
1399#define PMU_REG_LPSR_1P0_CLR_OUTPUT_TRG_MASK 0x1F00u
1400#define PMU_REG_LPSR_1P0_CLR_OUTPUT_TRG_SHIFT 8
1401#define PMU_REG_LPSR_1P0_CLR_OUTPUT_TRG(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_LPSR_1P0_CLR_OUTPUT_TRG_SHIFT))&PMU_REG_LPSR_1P0_CLR_OUTPUT_TRG_MASK)
1402#define PMU_REG_LPSR_1P0_CLR_RSVD0_MASK 0xE000u
1403#define PMU_REG_LPSR_1P0_CLR_RSVD0_SHIFT 13
1404#define PMU_REG_LPSR_1P0_CLR_RSVD0(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_LPSR_1P0_CLR_RSVD0_SHIFT))&PMU_REG_LPSR_1P0_CLR_RSVD0_MASK)
1405#define PMU_REG_LPSR_1P0_CLR_BO_MASK 0x10000u
1406#define PMU_REG_LPSR_1P0_CLR_BO_SHIFT 16
1407#define PMU_REG_LPSR_1P0_CLR_OK_MASK 0x20000u
1408#define PMU_REG_LPSR_1P0_CLR_OK_SHIFT 17
1409#define PMU_REG_LPSR_1P0_CLR_ENABLE_WEAK_LINREG_MASK 0x40000u
1410#define PMU_REG_LPSR_1P0_CLR_ENABLE_WEAK_LINREG_SHIFT 18
1411#define PMU_REG_LPSR_1P0_CLR_SELREF_WEAK_LINREG_MASK 0x80000u
1412#define PMU_REG_LPSR_1P0_CLR_SELREF_WEAK_LINREG_SHIFT 19
1413#define PMU_REG_LPSR_1P0_CLR_REG_TEST_MASK 0xF00000u
1414#define PMU_REG_LPSR_1P0_CLR_REG_TEST_SHIFT 20
1415#define PMU_REG_LPSR_1P0_CLR_REG_TEST(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_LPSR_1P0_CLR_REG_TEST_SHIFT))&PMU_REG_LPSR_1P0_CLR_REG_TEST_MASK)
1416#define PMU_REG_LPSR_1P0_CLR_RSVD1_MASK 0xFF000000u
1417#define PMU_REG_LPSR_1P0_CLR_RSVD1_SHIFT 24
1418#define PMU_REG_LPSR_1P0_CLR_RSVD1(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_LPSR_1P0_CLR_RSVD1_SHIFT))&PMU_REG_LPSR_1P0_CLR_RSVD1_MASK)
1419/* REG_LPSR_1P0_TOG Bit Fields */
1420#define PMU_REG_LPSR_1P0_TOG_ENABLE_LINREG_MASK 0x1u
1421#define PMU_REG_LPSR_1P0_TOG_ENABLE_LINREG_SHIFT 0
1422#define PMU_REG_LPSR_1P0_TOG_ENABLE_BO_MASK 0x2u
1423#define PMU_REG_LPSR_1P0_TOG_ENABLE_BO_SHIFT 1
1424#define PMU_REG_LPSR_1P0_TOG_ENABLE_ILIMIT_MASK 0x4u
1425#define PMU_REG_LPSR_1P0_TOG_ENABLE_ILIMIT_SHIFT 2
1426#define PMU_REG_LPSR_1P0_TOG_ENABLE_PULLDOWN_MASK 0x8u
1427#define PMU_REG_LPSR_1P0_TOG_ENABLE_PULLDOWN_SHIFT 3
1428#define PMU_REG_LPSR_1P0_TOG_BO_OFFSET_MASK 0x70u
1429#define PMU_REG_LPSR_1P0_TOG_BO_OFFSET_SHIFT 4
1430#define PMU_REG_LPSR_1P0_TOG_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_LPSR_1P0_TOG_BO_OFFSET_SHIFT))&PMU_REG_LPSR_1P0_TOG_BO_OFFSET_MASK)
1431#define PMU_REG_LPSR_1P0_TOG_ENABLE_PWRUPLOAD_MASK 0x80u
1432#define PMU_REG_LPSR_1P0_TOG_ENABLE_PWRUPLOAD_SHIFT 7
1433#define PMU_REG_LPSR_1P0_TOG_OUTPUT_TRG_MASK 0x1F00u
1434#define PMU_REG_LPSR_1P0_TOG_OUTPUT_TRG_SHIFT 8
1435#define PMU_REG_LPSR_1P0_TOG_OUTPUT_TRG(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_LPSR_1P0_TOG_OUTPUT_TRG_SHIFT))&PMU_REG_LPSR_1P0_TOG_OUTPUT_TRG_MASK)
1436#define PMU_REG_LPSR_1P0_TOG_RSVD0_MASK 0xE000u
1437#define PMU_REG_LPSR_1P0_TOG_RSVD0_SHIFT 13
1438#define PMU_REG_LPSR_1P0_TOG_RSVD0(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_LPSR_1P0_TOG_RSVD0_SHIFT))&PMU_REG_LPSR_1P0_TOG_RSVD0_MASK)
1439#define PMU_REG_LPSR_1P0_TOG_BO_MASK 0x10000u
1440#define PMU_REG_LPSR_1P0_TOG_BO_SHIFT 16
1441#define PMU_REG_LPSR_1P0_TOG_OK_MASK 0x20000u
1442#define PMU_REG_LPSR_1P0_TOG_OK_SHIFT 17
1443#define PMU_REG_LPSR_1P0_TOG_ENABLE_WEAK_LINREG_MASK 0x40000u
1444#define PMU_REG_LPSR_1P0_TOG_ENABLE_WEAK_LINREG_SHIFT 18
1445#define PMU_REG_LPSR_1P0_TOG_SELREF_WEAK_LINREG_MASK 0x80000u
1446#define PMU_REG_LPSR_1P0_TOG_SELREF_WEAK_LINREG_SHIFT 19
1447#define PMU_REG_LPSR_1P0_TOG_REG_TEST_MASK 0xF00000u
1448#define PMU_REG_LPSR_1P0_TOG_REG_TEST_SHIFT 20
1449#define PMU_REG_LPSR_1P0_TOG_REG_TEST(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_LPSR_1P0_TOG_REG_TEST_SHIFT))&PMU_REG_LPSR_1P0_TOG_REG_TEST_MASK)
1450#define PMU_REG_LPSR_1P0_TOG_RSVD1_MASK 0xFF000000u
1451#define PMU_REG_LPSR_1P0_TOG_RSVD1_SHIFT 24
1452#define PMU_REG_LPSR_1P0_TOG_RSVD1(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_LPSR_1P0_TOG_RSVD1_SHIFT))&PMU_REG_LPSR_1P0_TOG_RSVD1_MASK)
1453/* REG_3P0 Bit Fields */
1454#define PMU_REG_3P0_ENABLE_LINREG_MASK 0x1u
1455#define PMU_REG_3P0_ENABLE_LINREG_SHIFT 0
1456#define PMU_REG_3P0_ENABLE_BO_MASK 0x2u
1457#define PMU_REG_3P0_ENABLE_BO_SHIFT 1
1458#define PMU_REG_3P0_ENABLE_ILIMIT_MASK 0x4u
1459#define PMU_REG_3P0_ENABLE_ILIMIT_SHIFT 2
1460#define PMU_REG_3P0_RSVD0_MASK 0x8u
1461#define PMU_REG_3P0_RSVD0_SHIFT 3
1462#define PMU_REG_3P0_BO_OFFSET_MASK 0x70u
1463#define PMU_REG_3P0_BO_OFFSET_SHIFT 4
1464#define PMU_REG_3P0_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_3P0_BO_OFFSET_SHIFT))&PMU_REG_3P0_BO_OFFSET_MASK)
1465#define PMU_REG_3P0_VBUS_SEL_MASK 0x80u
1466#define PMU_REG_3P0_VBUS_SEL_SHIFT 7
1467#define PMU_REG_3P0_OUTPUT_TRG_MASK 0x1F00u
1468#define PMU_REG_3P0_OUTPUT_TRG_SHIFT 8
1469#define PMU_REG_3P0_OUTPUT_TRG(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_3P0_OUTPUT_TRG_SHIFT))&PMU_REG_3P0_OUTPUT_TRG_MASK)
1470#define PMU_REG_3P0_RSVD1_MASK 0xE000u
1471#define PMU_REG_3P0_RSVD1_SHIFT 13
1472#define PMU_REG_3P0_RSVD1(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_3P0_RSVD1_SHIFT))&PMU_REG_3P0_RSVD1_MASK)
1473#define PMU_REG_3P0_BO_VDD3P0_MASK 0x10000u
1474#define PMU_REG_3P0_BO_VDD3P0_SHIFT 16
1475#define PMU_REG_3P0_OK_VDD3P0_MASK 0x20000u
1476#define PMU_REG_3P0_OK_VDD3P0_SHIFT 17
1477#define PMU_REG_3P0_REG_TEST_MASK 0x3C0000u
1478#define PMU_REG_3P0_REG_TEST_SHIFT 18
1479#define PMU_REG_3P0_REG_TEST(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_3P0_REG_TEST_SHIFT))&PMU_REG_3P0_REG_TEST_MASK)
1480#define PMU_REG_3P0_RSVD2_MASK 0xFFC00000u
1481#define PMU_REG_3P0_RSVD2_SHIFT 22
1482#define PMU_REG_3P0_RSVD2(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_3P0_RSVD2_SHIFT))&PMU_REG_3P0_RSVD2_MASK)
1483/* REG_3P0_SET Bit Fields */
1484#define PMU_REG_3P0_SET_ENABLE_LINREG_MASK 0x1u
1485#define PMU_REG_3P0_SET_ENABLE_LINREG_SHIFT 0
1486#define PMU_REG_3P0_SET_ENABLE_BO_MASK 0x2u
1487#define PMU_REG_3P0_SET_ENABLE_BO_SHIFT 1
1488#define PMU_REG_3P0_SET_ENABLE_ILIMIT_MASK 0x4u
1489#define PMU_REG_3P0_SET_ENABLE_ILIMIT_SHIFT 2
1490#define PMU_REG_3P0_SET_RSVD0_MASK 0x8u
1491#define PMU_REG_3P0_SET_RSVD0_SHIFT 3
1492#define PMU_REG_3P0_SET_BO_OFFSET_MASK 0x70u
1493#define PMU_REG_3P0_SET_BO_OFFSET_SHIFT 4
1494#define PMU_REG_3P0_SET_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_3P0_SET_BO_OFFSET_SHIFT))&PMU_REG_3P0_SET_BO_OFFSET_MASK)
1495#define PMU_REG_3P0_SET_VBUS_SEL_MASK 0x80u
1496#define PMU_REG_3P0_SET_VBUS_SEL_SHIFT 7
1497#define PMU_REG_3P0_SET_OUTPUT_TRG_MASK 0x1F00u
1498#define PMU_REG_3P0_SET_OUTPUT_TRG_SHIFT 8
1499#define PMU_REG_3P0_SET_OUTPUT_TRG(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_3P0_SET_OUTPUT_TRG_SHIFT))&PMU_REG_3P0_SET_OUTPUT_TRG_MASK)
1500#define PMU_REG_3P0_SET_RSVD1_MASK 0xE000u
1501#define PMU_REG_3P0_SET_RSVD1_SHIFT 13
1502#define PMU_REG_3P0_SET_RSVD1(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_3P0_SET_RSVD1_SHIFT))&PMU_REG_3P0_SET_RSVD1_MASK)
1503#define PMU_REG_3P0_SET_BO_VDD3P0_MASK 0x10000u
1504#define PMU_REG_3P0_SET_BO_VDD3P0_SHIFT 16
1505#define PMU_REG_3P0_SET_OK_VDD3P0_MASK 0x20000u
1506#define PMU_REG_3P0_SET_OK_VDD3P0_SHIFT 17
1507#define PMU_REG_3P0_SET_REG_TEST_MASK 0x3C0000u
1508#define PMU_REG_3P0_SET_REG_TEST_SHIFT 18
1509#define PMU_REG_3P0_SET_REG_TEST(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_3P0_SET_REG_TEST_SHIFT))&PMU_REG_3P0_SET_REG_TEST_MASK)
1510#define PMU_REG_3P0_SET_RSVD2_MASK 0xFFC00000u
1511#define PMU_REG_3P0_SET_RSVD2_SHIFT 22
1512#define PMU_REG_3P0_SET_RSVD2(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_3P0_SET_RSVD2_SHIFT))&PMU_REG_3P0_SET_RSVD2_MASK)
1513/* REG_3P0_CLR Bit Fields */
1514#define PMU_REG_3P0_CLR_ENABLE_LINREG_MASK 0x1u
1515#define PMU_REG_3P0_CLR_ENABLE_LINREG_SHIFT 0
1516#define PMU_REG_3P0_CLR_ENABLE_BO_MASK 0x2u
1517#define PMU_REG_3P0_CLR_ENABLE_BO_SHIFT 1
1518#define PMU_REG_3P0_CLR_ENABLE_ILIMIT_MASK 0x4u
1519#define PMU_REG_3P0_CLR_ENABLE_ILIMIT_SHIFT 2
1520#define PMU_REG_3P0_CLR_RSVD0_MASK 0x8u
1521#define PMU_REG_3P0_CLR_RSVD0_SHIFT 3
1522#define PMU_REG_3P0_CLR_BO_OFFSET_MASK 0x70u
1523#define PMU_REG_3P0_CLR_BO_OFFSET_SHIFT 4
1524#define PMU_REG_3P0_CLR_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_3P0_CLR_BO_OFFSET_SHIFT))&PMU_REG_3P0_CLR_BO_OFFSET_MASK)
1525#define PMU_REG_3P0_CLR_VBUS_SEL_MASK 0x80u
1526#define PMU_REG_3P0_CLR_VBUS_SEL_SHIFT 7
1527#define PMU_REG_3P0_CLR_OUTPUT_TRG_MASK 0x1F00u
1528#define PMU_REG_3P0_CLR_OUTPUT_TRG_SHIFT 8
1529#define PMU_REG_3P0_CLR_OUTPUT_TRG(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_3P0_CLR_OUTPUT_TRG_SHIFT))&PMU_REG_3P0_CLR_OUTPUT_TRG_MASK)
1530#define PMU_REG_3P0_CLR_RSVD1_MASK 0xE000u
1531#define PMU_REG_3P0_CLR_RSVD1_SHIFT 13
1532#define PMU_REG_3P0_CLR_RSVD1(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_3P0_CLR_RSVD1_SHIFT))&PMU_REG_3P0_CLR_RSVD1_MASK)
1533#define PMU_REG_3P0_CLR_BO_VDD3P0_MASK 0x10000u
1534#define PMU_REG_3P0_CLR_BO_VDD3P0_SHIFT 16
1535#define PMU_REG_3P0_CLR_OK_VDD3P0_MASK 0x20000u
1536#define PMU_REG_3P0_CLR_OK_VDD3P0_SHIFT 17
1537#define PMU_REG_3P0_CLR_REG_TEST_MASK 0x3C0000u
1538#define PMU_REG_3P0_CLR_REG_TEST_SHIFT 18
1539#define PMU_REG_3P0_CLR_REG_TEST(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_3P0_CLR_REG_TEST_SHIFT))&PMU_REG_3P0_CLR_REG_TEST_MASK)
1540#define PMU_REG_3P0_CLR_RSVD2_MASK 0xFFC00000u
1541#define PMU_REG_3P0_CLR_RSVD2_SHIFT 22
1542#define PMU_REG_3P0_CLR_RSVD2(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_3P0_CLR_RSVD2_SHIFT))&PMU_REG_3P0_CLR_RSVD2_MASK)
1543/* REG_3P0_TOG Bit Fields */
1544#define PMU_REG_3P0_TOG_ENABLE_LINREG_MASK 0x1u
1545#define PMU_REG_3P0_TOG_ENABLE_LINREG_SHIFT 0
1546#define PMU_REG_3P0_TOG_ENABLE_BO_MASK 0x2u
1547#define PMU_REG_3P0_TOG_ENABLE_BO_SHIFT 1
1548#define PMU_REG_3P0_TOG_ENABLE_ILIMIT_MASK 0x4u
1549#define PMU_REG_3P0_TOG_ENABLE_ILIMIT_SHIFT 2
1550#define PMU_REG_3P0_TOG_RSVD0_MASK 0x8u
1551#define PMU_REG_3P0_TOG_RSVD0_SHIFT 3
1552#define PMU_REG_3P0_TOG_BO_OFFSET_MASK 0x70u
1553#define PMU_REG_3P0_TOG_BO_OFFSET_SHIFT 4
1554#define PMU_REG_3P0_TOG_BO_OFFSET(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_3P0_TOG_BO_OFFSET_SHIFT))&PMU_REG_3P0_TOG_BO_OFFSET_MASK)
1555#define PMU_REG_3P0_TOG_VBUS_SEL_MASK 0x80u
1556#define PMU_REG_3P0_TOG_VBUS_SEL_SHIFT 7
1557#define PMU_REG_3P0_TOG_OUTPUT_TRG_MASK 0x1F00u
1558#define PMU_REG_3P0_TOG_OUTPUT_TRG_SHIFT 8
1559#define PMU_REG_3P0_TOG_OUTPUT_TRG(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_3P0_TOG_OUTPUT_TRG_SHIFT))&PMU_REG_3P0_TOG_OUTPUT_TRG_MASK)
1560#define PMU_REG_3P0_TOG_RSVD1_MASK 0xE000u
1561#define PMU_REG_3P0_TOG_RSVD1_SHIFT 13
1562#define PMU_REG_3P0_TOG_RSVD1(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_3P0_TOG_RSVD1_SHIFT))&PMU_REG_3P0_TOG_RSVD1_MASK)
1563#define PMU_REG_3P0_TOG_BO_VDD3P0_MASK 0x10000u
1564#define PMU_REG_3P0_TOG_BO_VDD3P0_SHIFT 16
1565#define PMU_REG_3P0_TOG_OK_VDD3P0_MASK 0x20000u
1566#define PMU_REG_3P0_TOG_OK_VDD3P0_SHIFT 17
1567#define PMU_REG_3P0_TOG_REG_TEST_MASK 0x3C0000u
1568#define PMU_REG_3P0_TOG_REG_TEST_SHIFT 18
1569#define PMU_REG_3P0_TOG_REG_TEST(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_3P0_TOG_REG_TEST_SHIFT))&PMU_REG_3P0_TOG_REG_TEST_MASK)
1570#define PMU_REG_3P0_TOG_RSVD2_MASK 0xFFC00000u
1571#define PMU_REG_3P0_TOG_RSVD2_SHIFT 22
1572#define PMU_REG_3P0_TOG_RSVD2(x) (((uint32_t)(((uint32_t)(x))<<PMU_REG_3P0_TOG_RSVD2_SHIFT))&PMU_REG_3P0_TOG_RSVD2_MASK)
1573/* REF Bit Fields */
1574#define PMU_REF_REFTOP_PWD_MASK 0x1u
1575#define PMU_REF_REFTOP_PWD_SHIFT 0
1576#define PMU_REF_REFTOP_PWDVBGUP_MASK 0x2u
1577#define PMU_REF_REFTOP_PWDVBGUP_SHIFT 1
1578#define PMU_REF_REFTOP_LOWPOWER_MASK 0x4u
1579#define PMU_REF_REFTOP_LOWPOWER_SHIFT 2
1580#define PMU_REF_REFTOP_SELFBIASOFF_MASK 0x8u
1581#define PMU_REF_REFTOP_SELFBIASOFF_SHIFT 3
1582#define PMU_REF_REFTOP_VBGADJ_MASK 0x70u
1583#define PMU_REF_REFTOP_VBGADJ_SHIFT 4
1584#define PMU_REF_REFTOP_VBGADJ(x) (((uint32_t)(((uint32_t)(x))<<PMU_REF_REFTOP_VBGADJ_SHIFT))&PMU_REF_REFTOP_VBGADJ_MASK)
1585#define PMU_REF_REFTOP_VBGUP_MASK 0x80u
1586#define PMU_REF_REFTOP_VBGUP_SHIFT 7
1587#define PMU_REF_REFTOP_BIAS_TST_MASK 0x300u
1588#define PMU_REF_REFTOP_BIAS_TST_SHIFT 8
1589#define PMU_REF_REFTOP_BIAS_TST(x) (((uint32_t)(((uint32_t)(x))<<PMU_REF_REFTOP_BIAS_TST_SHIFT))&PMU_REF_REFTOP_BIAS_TST_MASK)
1590#define PMU_REF_LPBG_SEL_MASK 0x400u
1591#define PMU_REF_LPBG_SEL_SHIFT 10
1592#define PMU_REF_LPBG_TEST_MASK 0x800u
1593#define PMU_REF_LPBG_TEST_SHIFT 11
1594#define PMU_REF_REFTOP_IBIAS_OFF_MASK 0x1000u
1595#define PMU_REF_REFTOP_IBIAS_OFF_SHIFT 12
1596#define PMU_REF_REFTOP_LINREGREF_EN_MASK 0x2000u
1597#define PMU_REF_REFTOP_LINREGREF_EN_SHIFT 13
1598#define PMU_REF_RSVD1_MASK 0xFFFFC000u
1599#define PMU_REF_RSVD1_SHIFT 14
1600#define PMU_REF_RSVD1(x) (((uint32_t)(((uint32_t)(x))<<PMU_REF_RSVD1_SHIFT))&PMU_REF_RSVD1_MASK)
1601/* REF_SET Bit Fields */
1602#define PMU_REF_SET_REFTOP_PWD_MASK 0x1u
1603#define PMU_REF_SET_REFTOP_PWD_SHIFT 0
1604#define PMU_REF_SET_REFTOP_PWDVBGUP_MASK 0x2u
1605#define PMU_REF_SET_REFTOP_PWDVBGUP_SHIFT 1
1606#define PMU_REF_SET_REFTOP_LOWPOWER_MASK 0x4u
1607#define PMU_REF_SET_REFTOP_LOWPOWER_SHIFT 2
1608#define PMU_REF_SET_REFTOP_SELFBIASOFF_MASK 0x8u
1609#define PMU_REF_SET_REFTOP_SELFBIASOFF_SHIFT 3
1610#define PMU_REF_SET_REFTOP_VBGADJ_MASK 0x70u
1611#define PMU_REF_SET_REFTOP_VBGADJ_SHIFT 4
1612#define PMU_REF_SET_REFTOP_VBGADJ(x) (((uint32_t)(((uint32_t)(x))<<PMU_REF_SET_REFTOP_VBGADJ_SHIFT))&PMU_REF_SET_REFTOP_VBGADJ_MASK)
1613#define PMU_REF_SET_REFTOP_VBGUP_MASK 0x80u
1614#define PMU_REF_SET_REFTOP_VBGUP_SHIFT 7
1615#define PMU_REF_SET_REFTOP_BIAS_TST_MASK 0x300u
1616#define PMU_REF_SET_REFTOP_BIAS_TST_SHIFT 8
1617#define PMU_REF_SET_REFTOP_BIAS_TST(x) (((uint32_t)(((uint32_t)(x))<<PMU_REF_SET_REFTOP_BIAS_TST_SHIFT))&PMU_REF_SET_REFTOP_BIAS_TST_MASK)
1618#define PMU_REF_SET_LPBG_SEL_MASK 0x400u
1619#define PMU_REF_SET_LPBG_SEL_SHIFT 10
1620#define PMU_REF_SET_LPBG_TEST_MASK 0x800u
1621#define PMU_REF_SET_LPBG_TEST_SHIFT 11
1622#define PMU_REF_SET_REFTOP_IBIAS_OFF_MASK 0x1000u
1623#define PMU_REF_SET_REFTOP_IBIAS_OFF_SHIFT 12
1624#define PMU_REF_SET_REFTOP_LINREGREF_EN_MASK 0x2000u
1625#define PMU_REF_SET_REFTOP_LINREGREF_EN_SHIFT 13
1626#define PMU_REF_SET_RSVD1_MASK 0xFFFFC000u
1627#define PMU_REF_SET_RSVD1_SHIFT 14
1628#define PMU_REF_SET_RSVD1(x) (((uint32_t)(((uint32_t)(x))<<PMU_REF_SET_RSVD1_SHIFT))&PMU_REF_SET_RSVD1_MASK)
1629/* REF_CLR Bit Fields */
1630#define PMU_REF_CLR_REFTOP_PWD_MASK 0x1u
1631#define PMU_REF_CLR_REFTOP_PWD_SHIFT 0
1632#define PMU_REF_CLR_REFTOP_PWDVBGUP_MASK 0x2u
1633#define PMU_REF_CLR_REFTOP_PWDVBGUP_SHIFT 1
1634#define PMU_REF_CLR_REFTOP_LOWPOWER_MASK 0x4u
1635#define PMU_REF_CLR_REFTOP_LOWPOWER_SHIFT 2
1636#define PMU_REF_CLR_REFTOP_SELFBIASOFF_MASK 0x8u
1637#define PMU_REF_CLR_REFTOP_SELFBIASOFF_SHIFT 3
1638#define PMU_REF_CLR_REFTOP_VBGADJ_MASK 0x70u
1639#define PMU_REF_CLR_REFTOP_VBGADJ_SHIFT 4
1640#define PMU_REF_CLR_REFTOP_VBGADJ(x) (((uint32_t)(((uint32_t)(x))<<PMU_REF_CLR_REFTOP_VBGADJ_SHIFT))&PMU_REF_CLR_REFTOP_VBGADJ_MASK)
1641#define PMU_REF_CLR_REFTOP_VBGUP_MASK 0x80u
1642#define PMU_REF_CLR_REFTOP_VBGUP_SHIFT 7
1643#define PMU_REF_CLR_REFTOP_BIAS_TST_MASK 0x300u
1644#define PMU_REF_CLR_REFTOP_BIAS_TST_SHIFT 8
1645#define PMU_REF_CLR_REFTOP_BIAS_TST(x) (((uint32_t)(((uint32_t)(x))<<PMU_REF_CLR_REFTOP_BIAS_TST_SHIFT))&PMU_REF_CLR_REFTOP_BIAS_TST_MASK)
1646#define PMU_REF_CLR_LPBG_SEL_MASK 0x400u
1647#define PMU_REF_CLR_LPBG_SEL_SHIFT 10
1648#define PMU_REF_CLR_LPBG_TEST_MASK 0x800u
1649#define PMU_REF_CLR_LPBG_TEST_SHIFT 11
1650#define PMU_REF_CLR_REFTOP_IBIAS_OFF_MASK 0x1000u
1651#define PMU_REF_CLR_REFTOP_IBIAS_OFF_SHIFT 12
1652#define PMU_REF_CLR_REFTOP_LINREGREF_EN_MASK 0x2000u
1653#define PMU_REF_CLR_REFTOP_LINREGREF_EN_SHIFT 13
1654#define PMU_REF_CLR_RSVD1_MASK 0xFFFFC000u
1655#define PMU_REF_CLR_RSVD1_SHIFT 14
1656#define PMU_REF_CLR_RSVD1(x) (((uint32_t)(((uint32_t)(x))<<PMU_REF_CLR_RSVD1_SHIFT))&PMU_REF_CLR_RSVD1_MASK)
1657/* REF_TOG Bit Fields */
1658#define PMU_REF_TOG_REFTOP_PWD_MASK 0x1u
1659#define PMU_REF_TOG_REFTOP_PWD_SHIFT 0
1660#define PMU_REF_TOG_REFTOP_PWDVBGUP_MASK 0x2u
1661#define PMU_REF_TOG_REFTOP_PWDVBGUP_SHIFT 1
1662#define PMU_REF_TOG_REFTOP_LOWPOWER_MASK 0x4u
1663#define PMU_REF_TOG_REFTOP_LOWPOWER_SHIFT 2
1664#define PMU_REF_TOG_REFTOP_SELFBIASOFF_MASK 0x8u
1665#define PMU_REF_TOG_REFTOP_SELFBIASOFF_SHIFT 3
1666#define PMU_REF_TOG_REFTOP_VBGADJ_MASK 0x70u
1667#define PMU_REF_TOG_REFTOP_VBGADJ_SHIFT 4
1668#define PMU_REF_TOG_REFTOP_VBGADJ(x) (((uint32_t)(((uint32_t)(x))<<PMU_REF_TOG_REFTOP_VBGADJ_SHIFT))&PMU_REF_TOG_REFTOP_VBGADJ_MASK)
1669#define PMU_REF_TOG_REFTOP_VBGUP_MASK 0x80u
1670#define PMU_REF_TOG_REFTOP_VBGUP_SHIFT 7
1671#define PMU_REF_TOG_REFTOP_BIAS_TST_MASK 0x300u
1672#define PMU_REF_TOG_REFTOP_BIAS_TST_SHIFT 8
1673#define PMU_REF_TOG_REFTOP_BIAS_TST(x) (((uint32_t)(((uint32_t)(x))<<PMU_REF_TOG_REFTOP_BIAS_TST_SHIFT))&PMU_REF_TOG_REFTOP_BIAS_TST_MASK)
1674#define PMU_REF_TOG_LPBG_SEL_MASK 0x400u
1675#define PMU_REF_TOG_LPBG_SEL_SHIFT 10
1676#define PMU_REF_TOG_LPBG_TEST_MASK 0x800u
1677#define PMU_REF_TOG_LPBG_TEST_SHIFT 11
1678#define PMU_REF_TOG_REFTOP_IBIAS_OFF_MASK 0x1000u
1679#define PMU_REF_TOG_REFTOP_IBIAS_OFF_SHIFT 12
1680#define PMU_REF_TOG_REFTOP_LINREGREF_EN_MASK 0x2000u
1681#define PMU_REF_TOG_REFTOP_LINREGREF_EN_SHIFT 13
1682#define PMU_REF_TOG_RSVD1_MASK 0xFFFFC000u
1683#define PMU_REF_TOG_RSVD1_SHIFT 14
1684#define PMU_REF_TOG_RSVD1(x) (((uint32_t)(((uint32_t)(x))<<PMU_REF_TOG_RSVD1_SHIFT))&PMU_REF_TOG_RSVD1_MASK)
1685/* LOWPWR_CTRL Bit Fields */
1686#define PMU_LOWPWR_CTRL_STOP_MODE_CONFIG_MASK 0x3u
1687#define PMU_LOWPWR_CTRL_STOP_MODE_CONFIG_SHIFT 0
1688#define PMU_LOWPWR_CTRL_STOP_MODE_CONFIG(x) (((uint32_t)(((uint32_t)(x))<<PMU_LOWPWR_CTRL_STOP_MODE_CONFIG_SHIFT))&PMU_LOWPWR_CTRL_STOP_MODE_CONFIG_MASK)
1689#define PMU_LOWPWR_CTRL_RSVD0_MASK 0xFCu
1690#define PMU_LOWPWR_CTRL_RSVD0_SHIFT 2
1691#define PMU_LOWPWR_CTRL_RSVD0(x) (((uint32_t)(((uint32_t)(x))<<PMU_LOWPWR_CTRL_RSVD0_SHIFT))&PMU_LOWPWR_CTRL_RSVD0_MASK)
1692#define PMU_LOWPWR_CTRL_L1_PWRGATE_MASK 0x100u
1693#define PMU_LOWPWR_CTRL_L1_PWRGATE_SHIFT 8
1694#define PMU_LOWPWR_CTRL_L2_PWRGATE_MASK 0x200u
1695#define PMU_LOWPWR_CTRL_L2_PWRGATE_SHIFT 9
1696#define PMU_LOWPWR_CTRL_CPU_PWRGATE_MASK 0x400u
1697#define PMU_LOWPWR_CTRL_CPU_PWRGATE_SHIFT 10
1698#define PMU_LOWPWR_CTRL_DISPLAY_PWRGATE_MASK 0x800u
1699#define PMU_LOWPWR_CTRL_DISPLAY_PWRGATE_SHIFT 11
1700#define PMU_LOWPWR_CTRL_MIX_PWRGATE_MASK 0x1000u
1701#define PMU_LOWPWR_CTRL_MIX_PWRGATE_SHIFT 12
1702#define PMU_LOWPWR_CTRL_GPU_PWRGATE_MASK 0x2000u
1703#define PMU_LOWPWR_CTRL_GPU_PWRGATE_SHIFT 13
1704#define PMU_LOWPWR_CTRL_CONTROL0_MASK 0xFFC000u
1705#define PMU_LOWPWR_CTRL_CONTROL0_SHIFT 14
1706#define PMU_LOWPWR_CTRL_CONTROL0(x) (((uint32_t)(((uint32_t)(x))<<PMU_LOWPWR_CTRL_CONTROL0_SHIFT))&PMU_LOWPWR_CTRL_CONTROL0_MASK)
1707#define PMU_LOWPWR_CTRL_CONTROL1_MASK 0xFF000000u
1708#define PMU_LOWPWR_CTRL_CONTROL1_SHIFT 24
1709#define PMU_LOWPWR_CTRL_CONTROL1(x) (((uint32_t)(((uint32_t)(x))<<PMU_LOWPWR_CTRL_CONTROL1_SHIFT))&PMU_LOWPWR_CTRL_CONTROL1_MASK)
1710/* LOWPWR_CTRL_SET Bit Fields */
1711#define PMU_LOWPWR_CTRL_SET_STOP_MODE_CONFIG_MASK 0x3u
1712#define PMU_LOWPWR_CTRL_SET_STOP_MODE_CONFIG_SHIFT 0
1713#define PMU_LOWPWR_CTRL_SET_STOP_MODE_CONFIG(x) (((uint32_t)(((uint32_t)(x))<<PMU_LOWPWR_CTRL_SET_STOP_MODE_CONFIG_SHIFT))&PMU_LOWPWR_CTRL_SET_STOP_MODE_CONFIG_MASK)
1714#define PMU_LOWPWR_CTRL_SET_RSVD0_MASK 0xFCu
1715#define PMU_LOWPWR_CTRL_SET_RSVD0_SHIFT 2
1716#define PMU_LOWPWR_CTRL_SET_RSVD0(x) (((uint32_t)(((uint32_t)(x))<<PMU_LOWPWR_CTRL_SET_RSVD0_SHIFT))&PMU_LOWPWR_CTRL_SET_RSVD0_MASK)
1717#define PMU_LOWPWR_CTRL_SET_L1_PWRGATE_MASK 0x100u
1718#define PMU_LOWPWR_CTRL_SET_L1_PWRGATE_SHIFT 8
1719#define PMU_LOWPWR_CTRL_SET_L2_PWRGATE_MASK 0x200u
1720#define PMU_LOWPWR_CTRL_SET_L2_PWRGATE_SHIFT 9
1721#define PMU_LOWPWR_CTRL_SET_CPU_PWRGATE_MASK 0x400u
1722#define PMU_LOWPWR_CTRL_SET_CPU_PWRGATE_SHIFT 10
1723#define PMU_LOWPWR_CTRL_SET_DISPLAY_PWRGATE_MASK 0x800u
1724#define PMU_LOWPWR_CTRL_SET_DISPLAY_PWRGATE_SHIFT 11
1725#define PMU_LOWPWR_CTRL_SET_MIX_PWRGATE_MASK 0x1000u
1726#define PMU_LOWPWR_CTRL_SET_MIX_PWRGATE_SHIFT 12
1727#define PMU_LOWPWR_CTRL_SET_GPU_PWRGATE_MASK 0x2000u
1728#define PMU_LOWPWR_CTRL_SET_GPU_PWRGATE_SHIFT 13
1729#define PMU_LOWPWR_CTRL_SET_CONTROL0_MASK 0xFFC000u
1730#define PMU_LOWPWR_CTRL_SET_CONTROL0_SHIFT 14
1731#define PMU_LOWPWR_CTRL_SET_CONTROL0(x) (((uint32_t)(((uint32_t)(x))<<PMU_LOWPWR_CTRL_SET_CONTROL0_SHIFT))&PMU_LOWPWR_CTRL_SET_CONTROL0_MASK)
1732#define PMU_LOWPWR_CTRL_SET_CONTROL1_MASK 0xFF000000u
1733#define PMU_LOWPWR_CTRL_SET_CONTROL1_SHIFT 24
1734#define PMU_LOWPWR_CTRL_SET_CONTROL1(x) (((uint32_t)(((uint32_t)(x))<<PMU_LOWPWR_CTRL_SET_CONTROL1_SHIFT))&PMU_LOWPWR_CTRL_SET_CONTROL1_MASK)
1735/* LOWPWR_CTRL_CLR Bit Fields */
1736#define PMU_LOWPWR_CTRL_CLR_STOP_MODE_CONFIG_MASK 0x3u
1737#define PMU_LOWPWR_CTRL_CLR_STOP_MODE_CONFIG_SHIFT 0
1738#define PMU_LOWPWR_CTRL_CLR_STOP_MODE_CONFIG(x) (((uint32_t)(((uint32_t)(x))<<PMU_LOWPWR_CTRL_CLR_STOP_MODE_CONFIG_SHIFT))&PMU_LOWPWR_CTRL_CLR_STOP_MODE_CONFIG_MASK)
1739#define PMU_LOWPWR_CTRL_CLR_RSVD0_MASK 0xFCu
1740#define PMU_LOWPWR_CTRL_CLR_RSVD0_SHIFT 2
1741#define PMU_LOWPWR_CTRL_CLR_RSVD0(x) (((uint32_t)(((uint32_t)(x))<<PMU_LOWPWR_CTRL_CLR_RSVD0_SHIFT))&PMU_LOWPWR_CTRL_CLR_RSVD0_MASK)
1742#define PMU_LOWPWR_CTRL_CLR_L1_PWRGATE_MASK 0x100u
1743#define PMU_LOWPWR_CTRL_CLR_L1_PWRGATE_SHIFT 8
1744#define PMU_LOWPWR_CTRL_CLR_L2_PWRGATE_MASK 0x200u
1745#define PMU_LOWPWR_CTRL_CLR_L2_PWRGATE_SHIFT 9
1746#define PMU_LOWPWR_CTRL_CLR_CPU_PWRGATE_MASK 0x400u
1747#define PMU_LOWPWR_CTRL_CLR_CPU_PWRGATE_SHIFT 10
1748#define PMU_LOWPWR_CTRL_CLR_DISPLAY_PWRGATE_MASK 0x800u
1749#define PMU_LOWPWR_CTRL_CLR_DISPLAY_PWRGATE_SHIFT 11
1750#define PMU_LOWPWR_CTRL_CLR_MIX_PWRGATE_MASK 0x1000u
1751#define PMU_LOWPWR_CTRL_CLR_MIX_PWRGATE_SHIFT 12
1752#define PMU_LOWPWR_CTRL_CLR_GPU_PWRGATE_MASK 0x2000u
1753#define PMU_LOWPWR_CTRL_CLR_GPU_PWRGATE_SHIFT 13
1754#define PMU_LOWPWR_CTRL_CLR_CONTROL0_MASK 0xFFC000u
1755#define PMU_LOWPWR_CTRL_CLR_CONTROL0_SHIFT 14
1756#define PMU_LOWPWR_CTRL_CLR_CONTROL0(x) (((uint32_t)(((uint32_t)(x))<<PMU_LOWPWR_CTRL_CLR_CONTROL0_SHIFT))&PMU_LOWPWR_CTRL_CLR_CONTROL0_MASK)
1757#define PMU_LOWPWR_CTRL_CLR_CONTROL1_MASK 0xFF000000u
1758#define PMU_LOWPWR_CTRL_CLR_CONTROL1_SHIFT 24
1759#define PMU_LOWPWR_CTRL_CLR_CONTROL1(x) (((uint32_t)(((uint32_t)(x))<<PMU_LOWPWR_CTRL_CLR_CONTROL1_SHIFT))&PMU_LOWPWR_CTRL_CLR_CONTROL1_MASK)
1760/* LOWPWR_CTRL_TOG Bit Fields */
1761#define PMU_LOWPWR_CTRL_TOG_STOP_MODE_CONFIG_MASK 0x3u
1762#define PMU_LOWPWR_CTRL_TOG_STOP_MODE_CONFIG_SHIFT 0
1763#define PMU_LOWPWR_CTRL_TOG_STOP_MODE_CONFIG(x) (((uint32_t)(((uint32_t)(x))<<PMU_LOWPWR_CTRL_TOG_STOP_MODE_CONFIG_SHIFT))&PMU_LOWPWR_CTRL_TOG_STOP_MODE_CONFIG_MASK)
1764#define PMU_LOWPWR_CTRL_TOG_RSVD0_MASK 0xFCu
1765#define PMU_LOWPWR_CTRL_TOG_RSVD0_SHIFT 2
1766#define PMU_LOWPWR_CTRL_TOG_RSVD0(x) (((uint32_t)(((uint32_t)(x))<<PMU_LOWPWR_CTRL_TOG_RSVD0_SHIFT))&PMU_LOWPWR_CTRL_TOG_RSVD0_MASK)
1767#define PMU_LOWPWR_CTRL_TOG_L1_PWRGATE_MASK 0x100u
1768#define PMU_LOWPWR_CTRL_TOG_L1_PWRGATE_SHIFT 8
1769#define PMU_LOWPWR_CTRL_TOG_L2_PWRGATE_MASK 0x200u
1770#define PMU_LOWPWR_CTRL_TOG_L2_PWRGATE_SHIFT 9
1771#define PMU_LOWPWR_CTRL_TOG_CPU_PWRGATE_MASK 0x400u
1772#define PMU_LOWPWR_CTRL_TOG_CPU_PWRGATE_SHIFT 10
1773#define PMU_LOWPWR_CTRL_TOG_DISPLAY_PWRGATE_MASK 0x800u
1774#define PMU_LOWPWR_CTRL_TOG_DISPLAY_PWRGATE_SHIFT 11
1775#define PMU_LOWPWR_CTRL_TOG_MIX_PWRGATE_MASK 0x1000u
1776#define PMU_LOWPWR_CTRL_TOG_MIX_PWRGATE_SHIFT 12
1777#define PMU_LOWPWR_CTRL_TOG_GPU_PWRGATE_MASK 0x2000u
1778#define PMU_LOWPWR_CTRL_TOG_GPU_PWRGATE_SHIFT 13
1779#define PMU_LOWPWR_CTRL_TOG_CONTROL0_MASK 0xFFC000u
1780#define PMU_LOWPWR_CTRL_TOG_CONTROL0_SHIFT 14
1781#define PMU_LOWPWR_CTRL_TOG_CONTROL0(x) (((uint32_t)(((uint32_t)(x))<<PMU_LOWPWR_CTRL_TOG_CONTROL0_SHIFT))&PMU_LOWPWR_CTRL_TOG_CONTROL0_MASK)
1782#define PMU_LOWPWR_CTRL_TOG_CONTROL1_MASK 0xFF000000u
1783#define PMU_LOWPWR_CTRL_TOG_CONTROL1_SHIFT 24
1784#define PMU_LOWPWR_CTRL_TOG_CONTROL1(x) (((uint32_t)(((uint32_t)(x))<<PMU_LOWPWR_CTRL_TOG_CONTROL1_SHIFT))&PMU_LOWPWR_CTRL_TOG_CONTROL1_MASK)
1785
Adrian Alonso1ea23b12015-09-02 13:54:17 -05001786/* HW_ANADIG_TEMPSENSE0 Bit Fields */
1787#define TEMPMON_HW_ANADIG_TEMPSENSE0_LOW_ALARM_VALUE_MASK 0x1FFu
1788#define TEMPMON_HW_ANADIG_TEMPSENSE0_LOW_ALARM_VALUE_SHIFT 0
1789#define TEMPMON_HW_ANADIG_TEMPSENSE0_LOW_ALARM_VALUE(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE0_LOW_ALARM_VALUE_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE0_LOW_ALARM_VALUE_MASK)
1790#define TEMPMON_HW_ANADIG_TEMPSENSE0_HIGH_ALARM_VALUE_MASK 0x3FE00u
1791#define TEMPMON_HW_ANADIG_TEMPSENSE0_HIGH_ALARM_VALUE_SHIFT 9
1792#define TEMPMON_HW_ANADIG_TEMPSENSE0_HIGH_ALARM_VALUE(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE0_HIGH_ALARM_VALUE_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE0_HIGH_ALARM_VALUE_MASK)
1793#define TEMPMON_HW_ANADIG_TEMPSENSE0_PANIC_ALARM_VALUE_MASK 0x7FC0000u
1794#define TEMPMON_HW_ANADIG_TEMPSENSE0_PANIC_ALARM_VALUE_SHIFT 18
1795#define TEMPMON_HW_ANADIG_TEMPSENSE0_PANIC_ALARM_VALUE(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE0_PANIC_ALARM_VALUE_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE0_PANIC_ALARM_VALUE_MASK)
1796#define TEMPMON_HW_ANADIG_TEMPSENSE0_RSVD1_MASK 0xF8000000u
1797#define TEMPMON_HW_ANADIG_TEMPSENSE0_RSVD1_SHIFT 27
1798#define TEMPMON_HW_ANADIG_TEMPSENSE0_RSVD1(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE0_RSVD1_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE0_RSVD1_MASK)
1799/* HW_ANADIG_TEMPSENSE0_SET Bit Fields */
1800#define TEMPMON_HW_ANADIG_TEMPSENSE0_SET_LOW_ALARM_VALUE_MASK 0x1FFu
1801#define TEMPMON_HW_ANADIG_TEMPSENSE0_SET_LOW_ALARM_VALUE_SHIFT 0
1802#define TEMPMON_HW_ANADIG_TEMPSENSE0_SET_LOW_ALARM_VALUE(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE0_SET_LOW_ALARM_VALUE_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE0_SET_LOW_ALARM_VALUE_MASK)
1803#define TEMPMON_HW_ANADIG_TEMPSENSE0_SET_HIGH_ALARM_VALUE_MASK 0x3FE00u
1804#define TEMPMON_HW_ANADIG_TEMPSENSE0_SET_HIGH_ALARM_VALUE_SHIFT 9
1805#define TEMPMON_HW_ANADIG_TEMPSENSE0_SET_HIGH_ALARM_VALUE(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE0_SET_HIGH_ALARM_VALUE_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE0_SET_HIGH_ALARM_VALUE_MASK)
1806#define TEMPMON_HW_ANADIG_TEMPSENSE0_SET_PANIC_ALARM_VALUE_MASK 0x7FC0000u
1807#define TEMPMON_HW_ANADIG_TEMPSENSE0_SET_PANIC_ALARM_VALUE_SHIFT 18
1808#define TEMPMON_HW_ANADIG_TEMPSENSE0_SET_PANIC_ALARM_VALUE(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE0_SET_PANIC_ALARM_VALUE_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE0_SET_PANIC_ALARM_VALUE_MASK)
1809#define TEMPMON_HW_ANADIG_TEMPSENSE0_SET_RSVD1_MASK 0xF8000000u
1810#define TEMPMON_HW_ANADIG_TEMPSENSE0_SET_RSVD1_SHIFT 27
1811#define TEMPMON_HW_ANADIG_TEMPSENSE0_SET_RSVD1(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE0_SET_RSVD1_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE0_SET_RSVD1_MASK)
1812/* HW_ANADIG_TEMPSENSE0_CLR Bit Fields */
1813#define TEMPMON_HW_ANADIG_TEMPSENSE0_CLR_LOW_ALARM_VALUE_MASK 0x1FFu
1814#define TEMPMON_HW_ANADIG_TEMPSENSE0_CLR_LOW_ALARM_VALUE_SHIFT 0
1815#define TEMPMON_HW_ANADIG_TEMPSENSE0_CLR_LOW_ALARM_VALUE(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE0_CLR_LOW_ALARM_VALUE_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE0_CLR_LOW_ALARM_VALUE_MASK)
1816#define TEMPMON_HW_ANADIG_TEMPSENSE0_CLR_HIGH_ALARM_VALUE_MASK 0x3FE00u
1817#define TEMPMON_HW_ANADIG_TEMPSENSE0_CLR_HIGH_ALARM_VALUE_SHIFT 9
1818#define TEMPMON_HW_ANADIG_TEMPSENSE0_CLR_HIGH_ALARM_VALUE(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE0_CLR_HIGH_ALARM_VALUE_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE0_CLR_HIGH_ALARM_VALUE_MASK)
1819#define TEMPMON_HW_ANADIG_TEMPSENSE0_CLR_PANIC_ALARM_VALUE_MASK 0x7FC0000u
1820#define TEMPMON_HW_ANADIG_TEMPSENSE0_CLR_PANIC_ALARM_VALUE_SHIFT 18
1821#define TEMPMON_HW_ANADIG_TEMPSENSE0_CLR_PANIC_ALARM_VALUE(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE0_CLR_PANIC_ALARM_VALUE_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE0_CLR_PANIC_ALARM_VALUE_MASK)
1822#define TEMPMON_HW_ANADIG_TEMPSENSE0_CLR_RSVD1_MASK 0xF8000000u
1823#define TEMPMON_HW_ANADIG_TEMPSENSE0_CLR_RSVD1_SHIFT 27
1824#define TEMPMON_HW_ANADIG_TEMPSENSE0_CLR_RSVD1(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE0_CLR_RSVD1_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE0_CLR_RSVD1_MASK)
1825/* HW_ANADIG_TEMPSENSE0_TOG Bit Fields */
1826#define TEMPMON_HW_ANADIG_TEMPSENSE0_TOG_LOW_ALARM_VALUE_MASK 0x1FFu
1827#define TEMPMON_HW_ANADIG_TEMPSENSE0_TOG_LOW_ALARM_VALUE_SHIFT 0
1828#define TEMPMON_HW_ANADIG_TEMPSENSE0_TOG_LOW_ALARM_VALUE(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE0_TOG_LOW_ALARM_VALUE_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE0_TOG_LOW_ALARM_VALUE_MASK)
1829#define TEMPMON_HW_ANADIG_TEMPSENSE0_TOG_HIGH_ALARM_VALUE_MASK 0x3FE00u
1830#define TEMPMON_HW_ANADIG_TEMPSENSE0_TOG_HIGH_ALARM_VALUE_SHIFT 9
1831#define TEMPMON_HW_ANADIG_TEMPSENSE0_TOG_HIGH_ALARM_VALUE(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE0_TOG_HIGH_ALARM_VALUE_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE0_TOG_HIGH_ALARM_VALUE_MASK)
1832#define TEMPMON_HW_ANADIG_TEMPSENSE0_TOG_PANIC_ALARM_VALUE_MASK 0x7FC0000u
1833#define TEMPMON_HW_ANADIG_TEMPSENSE0_TOG_PANIC_ALARM_VALUE_SHIFT 18
1834#define TEMPMON_HW_ANADIG_TEMPSENSE0_TOG_PANIC_ALARM_VALUE(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE0_TOG_PANIC_ALARM_VALUE_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE0_TOG_PANIC_ALARM_VALUE_MASK)
1835#define TEMPMON_HW_ANADIG_TEMPSENSE0_TOG_RSVD1_MASK 0xF8000000u
1836#define TEMPMON_HW_ANADIG_TEMPSENSE0_TOG_RSVD1_SHIFT 27
1837#define TEMPMON_HW_ANADIG_TEMPSENSE0_TOG_RSVD1(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE0_TOG_RSVD1_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE0_TOG_RSVD1_MASK)
1838/* HW_ANADIG_TEMPSENSE1 Bit Fields */
1839#define TEMPMON_HW_ANADIG_TEMPSENSE1_TEMP_VALUE_MASK 0x1FFu
1840#define TEMPMON_HW_ANADIG_TEMPSENSE1_TEMP_VALUE_SHIFT 0
1841#define TEMPMON_HW_ANADIG_TEMPSENSE1_TEMP_VALUE(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE1_TEMP_VALUE_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE1_TEMP_VALUE_MASK)
1842#define TEMPMON_HW_ANADIG_TEMPSENSE1_POWER_DOWN_MASK 0x200u
1843#define TEMPMON_HW_ANADIG_TEMPSENSE1_POWER_DOWN_SHIFT 9
1844#define TEMPMON_HW_ANADIG_TEMPSENSE1_MEASURE_TEMP_MASK 0x400u
1845#define TEMPMON_HW_ANADIG_TEMPSENSE1_MEASURE_TEMP_SHIFT 10
1846#define TEMPMON_HW_ANADIG_TEMPSENSE1_FINISHED_MASK 0x800u
1847#define TEMPMON_HW_ANADIG_TEMPSENSE1_FINISHED_SHIFT 11
1848#define TEMPMON_HW_ANADIG_TEMPSENSE1_RSVD0_MASK 0xF000u
1849#define TEMPMON_HW_ANADIG_TEMPSENSE1_RSVD0_SHIFT 12
1850#define TEMPMON_HW_ANADIG_TEMPSENSE1_RSVD0(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE1_RSVD0_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE1_RSVD0_MASK)
1851#define TEMPMON_HW_ANADIG_TEMPSENSE1_MEASURE_FREQ_MASK 0xFFFF0000u
1852#define TEMPMON_HW_ANADIG_TEMPSENSE1_MEASURE_FREQ_SHIFT 16
1853#define TEMPMON_HW_ANADIG_TEMPSENSE1_MEASURE_FREQ(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE1_MEASURE_FREQ_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE1_MEASURE_FREQ_MASK)
1854/* HW_ANADIG_TEMPSENSE1_SET Bit Fields */
1855#define TEMPMON_HW_ANADIG_TEMPSENSE1_SET_TEMP_VALUE_MASK 0x1FFu
1856#define TEMPMON_HW_ANADIG_TEMPSENSE1_SET_TEMP_VALUE_SHIFT 0
1857#define TEMPMON_HW_ANADIG_TEMPSENSE1_SET_TEMP_VALUE(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE1_SET_TEMP_VALUE_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE1_SET_TEMP_VALUE_MASK)
1858#define TEMPMON_HW_ANADIG_TEMPSENSE1_SET_POWER_DOWN_MASK 0x200u
1859#define TEMPMON_HW_ANADIG_TEMPSENSE1_SET_POWER_DOWN_SHIFT 9
1860#define TEMPMON_HW_ANADIG_TEMPSENSE1_SET_MEASURE_TEMP_MASK 0x400u
1861#define TEMPMON_HW_ANADIG_TEMPSENSE1_SET_MEASURE_TEMP_SHIFT 10
1862#define TEMPMON_HW_ANADIG_TEMPSENSE1_SET_FINISHED_MASK 0x800u
1863#define TEMPMON_HW_ANADIG_TEMPSENSE1_SET_FINISHED_SHIFT 11
1864#define TEMPMON_HW_ANADIG_TEMPSENSE1_SET_RSVD0_MASK 0xF000u
1865#define TEMPMON_HW_ANADIG_TEMPSENSE1_SET_RSVD0_SHIFT 12
1866#define TEMPMON_HW_ANADIG_TEMPSENSE1_SET_RSVD0(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE1_SET_RSVD0_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE1_SET_RSVD0_MASK)
1867#define TEMPMON_HW_ANADIG_TEMPSENSE1_SET_MEASURE_FREQ_MASK 0xFFFF0000u
1868#define TEMPMON_HW_ANADIG_TEMPSENSE1_SET_MEASURE_FREQ_SHIFT 16
1869#define TEMPMON_HW_ANADIG_TEMPSENSE1_SET_MEASURE_FREQ(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE1_SET_MEASURE_FREQ_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE1_SET_MEASURE_FREQ_MASK)
1870/* HW_ANADIG_TEMPSENSE1_CLR Bit Fields */
1871#define TEMPMON_HW_ANADIG_TEMPSENSE1_CLR_TEMP_VALUE_MASK 0x1FFu
1872#define TEMPMON_HW_ANADIG_TEMPSENSE1_CLR_TEMP_VALUE_SHIFT 0
1873#define TEMPMON_HW_ANADIG_TEMPSENSE1_CLR_TEMP_VALUE(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE1_CLR_TEMP_VALUE_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE1_CLR_TEMP_VALUE_MASK)
1874#define TEMPMON_HW_ANADIG_TEMPSENSE1_CLR_POWER_DOWN_MASK 0x200u
1875#define TEMPMON_HW_ANADIG_TEMPSENSE1_CLR_POWER_DOWN_SHIFT 9
1876#define TEMPMON_HW_ANADIG_TEMPSENSE1_CLR_MEASURE_TEMP_MASK 0x400u
1877#define TEMPMON_HW_ANADIG_TEMPSENSE1_CLR_MEASURE_TEMP_SHIFT 10
1878#define TEMPMON_HW_ANADIG_TEMPSENSE1_CLR_FINISHED_MASK 0x800u
1879#define TEMPMON_HW_ANADIG_TEMPSENSE1_CLR_FINISHED_SHIFT 11
1880#define TEMPMON_HW_ANADIG_TEMPSENSE1_CLR_RSVD0_MASK 0xF000u
1881#define TEMPMON_HW_ANADIG_TEMPSENSE1_CLR_RSVD0_SHIFT 12
1882#define TEMPMON_HW_ANADIG_TEMPSENSE1_CLR_RSVD0(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE1_CLR_RSVD0_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE1_CLR_RSVD0_MASK)
1883#define TEMPMON_HW_ANADIG_TEMPSENSE1_CLR_MEASURE_FREQ_MASK 0xFFFF0000u
1884#define TEMPMON_HW_ANADIG_TEMPSENSE1_CLR_MEASURE_FREQ_SHIFT 16
1885#define TEMPMON_HW_ANADIG_TEMPSENSE1_CLR_MEASURE_FREQ(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE1_CLR_MEASURE_FREQ_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE1_CLR_MEASURE_FREQ_MASK)
1886/* HW_ANADIG_TEMPSENSE1_TOG Bit Fields */
1887#define TEMPMON_HW_ANADIG_TEMPSENSE1_TOG_TEMP_VALUE_MASK 0x1FFu
1888#define TEMPMON_HW_ANADIG_TEMPSENSE1_TOG_TEMP_VALUE_SHIFT 0
1889#define TEMPMON_HW_ANADIG_TEMPSENSE1_TOG_TEMP_VALUE(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE1_TOG_TEMP_VALUE_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE1_TOG_TEMP_VALUE_MASK)
1890#define TEMPMON_HW_ANADIG_TEMPSENSE1_TOG_POWER_DOWN_MASK 0x200u
1891#define TEMPMON_HW_ANADIG_TEMPSENSE1_TOG_POWER_DOWN_SHIFT 9
1892#define TEMPMON_HW_ANADIG_TEMPSENSE1_TOG_MEASURE_TEMP_MASK 0x400u
1893#define TEMPMON_HW_ANADIG_TEMPSENSE1_TOG_MEASURE_TEMP_SHIFT 10
1894#define TEMPMON_HW_ANADIG_TEMPSENSE1_TOG_FINISHED_MASK 0x800u
1895#define TEMPMON_HW_ANADIG_TEMPSENSE1_TOG_FINISHED_SHIFT 11
1896#define TEMPMON_HW_ANADIG_TEMPSENSE1_TOG_RSVD0_MASK 0xF000u
1897#define TEMPMON_HW_ANADIG_TEMPSENSE1_TOG_RSVD0_SHIFT 12
1898#define TEMPMON_HW_ANADIG_TEMPSENSE1_TOG_RSVD0(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE1_TOG_RSVD0_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE1_TOG_RSVD0_MASK)
1899#define TEMPMON_HW_ANADIG_TEMPSENSE1_TOG_MEASURE_FREQ_MASK 0xFFFF0000u
1900#define TEMPMON_HW_ANADIG_TEMPSENSE1_TOG_MEASURE_FREQ_SHIFT 16
1901#define TEMPMON_HW_ANADIG_TEMPSENSE1_TOG_MEASURE_FREQ(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE1_TOG_MEASURE_FREQ_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE1_TOG_MEASURE_FREQ_MASK)
1902/* HW_ANADIG_TEMPSENSE_TRIM Bit Fields */
1903#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_T_BUF_VREF_SEL_MASK 0x1Fu
1904#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_T_BUF_VREF_SEL_SHIFT 0
1905#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_T_BUF_VREF_SEL(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_T_BUF_VREF_SEL_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_T_BUF_VREF_SEL_MASK)
1906#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_RSVD0_MASK 0x60u
1907#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_RSVD0_SHIFT 5
1908#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_RSVD0(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_RSVD0_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_RSVD0_MASK)
1909#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_T_EN_READ_MASK 0x80u
1910#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_T_EN_READ_SHIFT 7
1911#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_T_VREF_VBE_SEL_MASK 0x1FF00u
1912#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_T_VREF_VBE_SEL_SHIFT 8
1913#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_T_VREF_VBE_SEL(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_T_VREF_VBE_SEL_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_T_VREF_VBE_SEL_MASK)
1914#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_RSVD1_MASK 0xE0000u
1915#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_RSVD1_SHIFT 17
1916#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_RSVD1(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_RSVD1_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_RSVD1_MASK)
1917#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_T_BUF_SLOPE_SEL_MASK 0xF00000u
1918#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_T_BUF_SLOPE_SEL_SHIFT 20
1919#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_T_BUF_SLOPE_SEL(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_T_BUF_SLOPE_SEL_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_T_BUF_SLOPE_SEL_MASK)
1920#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_RSVD2_MASK 0x1F000000u
1921#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_RSVD2_SHIFT 24
1922#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_RSVD2(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_RSVD2_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_RSVD2_MASK)
1923#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_T_MUX_ADDR_MASK 0xE0000000u
1924#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_T_MUX_ADDR_SHIFT 29
1925#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_T_MUX_ADDR(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_T_MUX_ADDR_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_T_MUX_ADDR_MASK)
1926/* HW_ANADIG_TEMPSENSE_TRIM_SET Bit Fields */
1927#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_SET_T_BUF_VREF_SEL_MASK 0x1Fu
1928#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_SET_T_BUF_VREF_SEL_SHIFT 0
1929#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_SET_T_BUF_VREF_SEL(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_SET_T_BUF_VREF_SEL_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_SET_T_BUF_VREF_SEL_MASK)
1930#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_SET_RSVD0_MASK 0x60u
1931#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_SET_RSVD0_SHIFT 5
1932#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_SET_RSVD0(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_SET_RSVD0_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_SET_RSVD0_MASK)
1933#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_SET_T_EN_READ_MASK 0x80u
1934#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_SET_T_EN_READ_SHIFT 7
1935#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_SET_T_VREF_VBE_SEL_MASK 0x1FF00u
1936#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_SET_T_VREF_VBE_SEL_SHIFT 8
1937#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_SET_T_VREF_VBE_SEL(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_SET_T_VREF_VBE_SEL_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_SET_T_VREF_VBE_SEL_MASK)
1938#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_SET_RSVD1_MASK 0xE0000u
1939#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_SET_RSVD1_SHIFT 17
1940#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_SET_RSVD1(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_SET_RSVD1_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_SET_RSVD1_MASK)
1941#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_SET_T_BUF_SLOPE_SEL_MASK 0xF00000u
1942#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_SET_T_BUF_SLOPE_SEL_SHIFT 20
1943#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_SET_T_BUF_SLOPE_SEL(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_SET_T_BUF_SLOPE_SEL_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_SET_T_BUF_SLOPE_SEL_MASK)
1944#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_SET_RSVD2_MASK 0x1F000000u
1945#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_SET_RSVD2_SHIFT 24
1946#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_SET_RSVD2(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_SET_RSVD2_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_SET_RSVD2_MASK)
1947#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_SET_T_MUX_ADDR_MASK 0xE0000000u
1948#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_SET_T_MUX_ADDR_SHIFT 29
1949#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_SET_T_MUX_ADDR(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_SET_T_MUX_ADDR_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_SET_T_MUX_ADDR_MASK)
1950/* HW_ANADIG_TEMPSENSE_TRIM_CLR Bit Fields */
1951#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_CLR_T_BUF_VREF_SEL_MASK 0x1Fu
1952#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_CLR_T_BUF_VREF_SEL_SHIFT 0
1953#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_CLR_T_BUF_VREF_SEL(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_CLR_T_BUF_VREF_SEL_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_CLR_T_BUF_VREF_SEL_MASK)
1954#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_CLR_RSVD0_MASK 0x60u
1955#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_CLR_RSVD0_SHIFT 5
1956#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_CLR_RSVD0(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_CLR_RSVD0_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_CLR_RSVD0_MASK)
1957#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_CLR_T_EN_READ_MASK 0x80u
1958#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_CLR_T_EN_READ_SHIFT 7
1959#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_CLR_T_VREF_VBE_SEL_MASK 0x1FF00u
1960#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_CLR_T_VREF_VBE_SEL_SHIFT 8
1961#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_CLR_T_VREF_VBE_SEL(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_CLR_T_VREF_VBE_SEL_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_CLR_T_VREF_VBE_SEL_MASK)
1962#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_CLR_RSVD1_MASK 0xE0000u
1963#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_CLR_RSVD1_SHIFT 17
1964#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_CLR_RSVD1(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_CLR_RSVD1_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_CLR_RSVD1_MASK)
1965#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_CLR_T_BUF_SLOPE_SEL_MASK 0xF00000u
1966#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_CLR_T_BUF_SLOPE_SEL_SHIFT 20
1967#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_CLR_T_BUF_SLOPE_SEL(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_CLR_T_BUF_SLOPE_SEL_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_CLR_T_BUF_SLOPE_SEL_MASK)
1968#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_CLR_RSVD2_MASK 0x1F000000u
1969#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_CLR_RSVD2_SHIFT 24
1970#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_CLR_RSVD2(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_CLR_RSVD2_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_CLR_RSVD2_MASK)
1971#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_CLR_T_MUX_ADDR_MASK 0xE0000000u
1972#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_CLR_T_MUX_ADDR_SHIFT 29
1973#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_CLR_T_MUX_ADDR(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_CLR_T_MUX_ADDR_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_CLR_T_MUX_ADDR_MASK)
1974/* HW_ANADIG_TEMPSENSE_TRIM_TOG Bit Fields */
1975#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_TOG_T_BUF_VREF_SEL_MASK 0x1Fu
1976#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_TOG_T_BUF_VREF_SEL_SHIFT 0
1977#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_TOG_T_BUF_VREF_SEL(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_TOG_T_BUF_VREF_SEL_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_TOG_T_BUF_VREF_SEL_MASK)
1978#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_TOG_RSVD0_MASK 0x60u
1979#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_TOG_RSVD0_SHIFT 5
1980#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_TOG_RSVD0(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_TOG_RSVD0_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_TOG_RSVD0_MASK)
1981#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_TOG_T_EN_READ_MASK 0x80u
1982#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_TOG_T_EN_READ_SHIFT 7
1983#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_TOG_T_VREF_VBE_SEL_MASK 0x1FF00u
1984#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_TOG_T_VREF_VBE_SEL_SHIFT 8
1985#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_TOG_T_VREF_VBE_SEL(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_TOG_T_VREF_VBE_SEL_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_TOG_T_VREF_VBE_SEL_MASK)
1986#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_TOG_RSVD1_MASK 0xE0000u
1987#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_TOG_RSVD1_SHIFT 17
1988#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_TOG_RSVD1(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_TOG_RSVD1_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_TOG_RSVD1_MASK)
1989#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_TOG_T_BUF_SLOPE_SEL_MASK 0xF00000u
1990#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_TOG_T_BUF_SLOPE_SEL_SHIFT 20
1991#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_TOG_T_BUF_SLOPE_SEL(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_TOG_T_BUF_SLOPE_SEL_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_TOG_T_BUF_SLOPE_SEL_MASK)
1992#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_TOG_RSVD2_MASK 0x1F000000u
1993#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_TOG_RSVD2_SHIFT 24
1994#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_TOG_RSVD2(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_TOG_RSVD2_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_TOG_RSVD2_MASK)
1995#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_TOG_T_MUX_ADDR_MASK 0xE0000000u
1996#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_TOG_T_MUX_ADDR_SHIFT 29
1997#define TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_TOG_T_MUX_ADDR(x) (((uint32_t)(((uint32_t)(x))<<TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_TOG_T_MUX_ADDR_SHIFT))&TEMPMON_HW_ANADIG_TEMPSENSE_TRIM_TOG_T_MUX_ADDR_MASK)
1998
Uri Mashiach6387e132017-09-24 09:00:22 +03001999#define CCM_GPR(i) (CCM_BASE_ADDR + CCM_GPR0_OFFSET + 0x10 * (i))
2000#define CCM_OBSERVE(i) (CCM_BASE_ADDR + CCM_OBSERVE0_OFFSET + 0x10 * (i))
2001#define CCM_SCTRL(i) (CCM_BASE_ADDR + CCM_SCTRL0_OFFSET + 0x10 * (i))
2002#define CCM_CCGR(i) (CCM_BASE_ADDR + CCM_CCGR0_OFFSET + 0x10 * (i))
2003#define CCM_ROOT_TARGET(i) (CCM_BASE_ADDR + CCM_ROOT0_TARGET_OFFSET + 0x80 * (i))
Adrian Alonso1ea23b12015-09-02 13:54:17 -05002004
Uri Mashiach6387e132017-09-24 09:00:22 +03002005#define CCM_GPR_SET(i) (CCM_BASE_ADDR + CCM_GPR0_OFFSET + 0x10 * (i) + 4)
2006#define CCM_OBSERVE_SET(i) (CCM_BASE_ADDR + CCM_OBSERVE0_OFFSET + 0x10 * (i) + 4)
2007#define CCM_SCTRL_SET(i) (CCM_BASE_ADDR + CCM_SCTRL0_OFFSET + 0x10 * (i) + 4)
2008#define CCM_CCGR_SET(i) (CCM_BASE_ADDR + CCM_CCGR0_OFFSET + 0x10 * (i) + 4)
2009#define CCM_ROOT_TARGET_SET(i) (CCM_BASE_ADDR + CCM_ROOT0_TARGET_OFFSET + 0x80 * (i) + 4)
Adrian Alonso1ea23b12015-09-02 13:54:17 -05002010
Uri Mashiach6387e132017-09-24 09:00:22 +03002011#define CCM_GPR_CLR(i) (CCM_BASE_ADDR + CCM_GPR0_OFFSET + 0x10 * (i) + 8)
2012#define CCM_OBSERVE_CLR(i) (CCM_BASE_ADDR + CCM_OBSERVE0_OFFSET + 0x10 * (i) + 8)
2013#define CCM_SCTRL_CLR(i) (CCM_BASE_ADDR + CCM_SCTRL0_OFFSET + 0x10 * (i) + 8)
2014#define CCM_CCGR_CLR(i) (CCM_BASE_ADDR + CCM_CCGR0_OFFSET + 0x10 * (i) + 8)
2015#define CCM_ROOT_TARGET_CLR(i) (CCM_BASE_ADDR + CCM_ROOT0_TARGET_OFFSET + 0x80 * (i) + 8)
Adrian Alonso1ea23b12015-09-02 13:54:17 -05002016
Uri Mashiach6387e132017-09-24 09:00:22 +03002017#define CCM_GPR_TOGGLE(i) (CCM_BASE_ADDR + CCM_GPR0_OFFSET + 0x10 * (i) + 12)
2018#define CCM_OBSERVE_TOGGLE(i) (CCM_BASE_ADDR + CCM_OBSERVE0_OFFSET + 0x10 * (i) + 12)
2019#define CCM_SCTRL_TOGGLE(i) (CCM_BASE_ADDR + CCM_SCTRL0_OFFSET + 0x10 * (i) + 12)
2020#define CCM_CCGR_TOGGLE(i) (CCM_BASE_ADDR + CCM_CCGR0_OFFSET + 0x10 * (i) + 12)
2021#define CCM_ROOT_TARGET_TOGGLE(i) (CCM_BASE_ADDR + CCM_ROOT0_TARGET_OFFSET + 0x80 * (i) + 12)
Adrian Alonso1ea23b12015-09-02 13:54:17 -05002022
2023#define HW_CCM_GPR_WR(i, v) writel((v), CCM_GPR(i))
2024#define HW_CCM_CCM_OBSERVE_WR(i, v) writel((v), CCM_OBSERVE(i))
2025#define HW_CCM_SCTRL_WR(i, v) writel((v), CCM_SCTRL(i))
2026#define HW_CCM_CCGR_WR(i, v) writel((v), CCM_CCGR(i))
2027#define HW_CCM_ROOT_TARGET_WR(i, v) writel((v), CCM_ROOT_TARGET(i))
2028
2029#define HW_CCM_GPR_RD(i) readl(CCM_GPR(i))
2030#define HW_CCM_CCM_OBSERVE_RD(i) readl(CCM_OBSERVE(i))
2031#define HW_CCM_SCTRL_RD(i) readl(CCM_SCTRL(i))
2032#define HW_CCM_CCGR_RD(i) readl(CCM_CCGR(i))
2033#define HW_CCM_ROOT_TARGET_RD(i) readl(CCM_ROOT_TARGET(i))
2034
2035#define HW_CCM_GPR_SET(i, v) writel((v), CCM_GPR_SET(i))
2036#define HW_CCM_CCM_OBSERVE_SET(i, v) writel((v), CCM_CCM_OBSERVE_SET(i))
2037#define HW_CCM_SCTRL_SET(i, v) writel((v), CCM_SCTRL_SET(i))
2038#define HW_CCM_CCGR_SET(i, v) writel((v), CCM_CCGR_SET(i))
2039#define HW_CCM_ROOT_TARGET_SET(i, v) writel((v), CCM_ROOT_TARGET_SET(i))
2040
2041#define HW_CCM_GPR_CLR(i, v) writel((v), CCM_GPR_CLR(i))
2042#define HW_CCM_CCM_OBSERVE_CLR(i, v) writel((v), CCM_CCM_OBSERVE_CLR(i))
2043#define HW_CCM_SCTRL_CLR(i, v) writel((v), CCM_SCTRL_CLR(i))
2044#define HW_CCM_CCGR_CLR(i, v) writel((v), CCM_CCGR_CLR(i))
2045#define HW_CCM_ROOT_TARGET_CLR(i, v) writel((v), CCM_ROOT_TARGET_CLR(i))
2046
2047#define HW_CCM_GPR_TOGGLE(i, v) writel((v), CCM_GPR_TOGGLE(i))
2048#define HW_CCM_CCM_OBSERVE_TOGGLE(i, v) writel((v), CCM_CCM_OBSERVE_TOGGLE(i))
2049#define HW_CCM_SCTRL_TOGGLE(i, v) writel((v), CCM_SCTRL_TOGGLE(i))
2050#define HW_CCM_CCGR_TOGGLE(i, v) writel((v), CCM_CCGR_TOGGLE(i))
2051#define HW_CCM_ROOT_TARGET_TOGGLE(i, v) writel((v), CCM_ROOT_TARGET_TOGGLE(i))
2052
2053#define CCM_CLK_ON_MSK 0x03
Uri Mashiachdd587fa2017-09-24 09:00:23 +03002054#define CCM_CLK_ON_N_N 0x00 /* Domain clocks not needed */
2055#define CCM_CLK_ON_R_W 0x02 /* Domain clocks needed when in RUN and WAIT */
2056
2057/* CCGR Mapping */
2058#define CCGR_IDX_DDR 19 /* CCM_CCGR19 */
Adrian Alonso1ea23b12015-09-02 13:54:17 -05002059
2060#define CCM_ROOT_TGT_POST_DIV_SHIFT 0
2061#define CCM_ROOT_TGT_PRE_DIV_SHIFT 15
2062#define CCM_ROOT_TGT_MUX_SHIFT 24
2063#define CCM_ROOT_TGT_ENABLE_SHIFT 28
2064#define CCM_ROOT_TGT_POST_DIV_MSK 0x3F
2065#define CCM_ROOT_TGT_PRE_DIV_MSK (0x07 << CCM_ROOT_TGT_PRE_DIV_SHIFT)
2066#define CCM_ROOT_TGT_MUX_MSK (0x07 << CCM_ROOT_TGT_MUX_SHIFT)
2067#define CCM_ROOT_TGT_ENABLE_MSK (0x01 << CCM_ROOT_TGT_ENABLE_SHIFT)
2068
2069#define CCM_ROOT_TGT_POST_DIV(x) ((((x) - 1) << CCM_ROOT_TGT_POST_DIV_SHIFT) & CCM_ROOT_TGT_POST_DIV_MSK)
2070#define CCM_ROOT_TGT_PRE_DIV(x) ((((x) - 1) << CCM_ROOT_TGT_PRE_DIV_SHIFT) & CCM_ROOT_TGT_PRE_DIV_MSK)
2071#define CCM_ROOT_TGT_MUX_TO(x) ((((x) - 1) << CCM_ROOT_TGT_MUX_SHIFT) & CCM_ROOT_TGT_MUX_MSK)
2072
2073/*
2074 * Field values definition for clock slice TARGET register
2075 */
2076
2077#define CLK_ROOT_ON 0x10000000
2078#define CLK_ROOT_OFF 0x0
2079#define CLK_ROOT_ENABLE_MASK 0x10000000
2080#define CLK_ROOT_ENABLE_SHIFT 28
2081
2082#define CLK_ROOT_ALT0 0x00000000
2083#define CLK_ROOT_ALT1 0x01000000
2084#define CLK_ROOT_ALT2 0x02000000
2085#define CLK_ROOT_ALT3 0x03000000
2086#define CLK_ROOT_ALT4 0x04000000
2087#define CLK_ROOT_ALT5 0x05000000
2088#define CLK_ROOT_ALT6 0x06000000
2089#define CLK_ROOT_ALT7 0x07000000
2090
Adrian Alonso1ea23b12015-09-02 13:54:17 -05002091#define DRAM_CLK_ROOT_POST_DIV_MASK 0x00000007
2092#define CLK_ROOT_POST_DIV_MASK 0x0000003f
2093#define CLK_ROOT_POST_DIV_SHIFT 0
2094#define CLK_ROOT_POST_DIV(n) ((n << CLK_ROOT_POST_DIV_SHIFT) & CLK_ROOT_POST_DIV_MASK)
2095
2096#define CLK_ROOT_AUTO_DIV_MASK 0x00000700
2097#define CLK_ROOT_AUTO_DIV_SHIFT 8
2098#define CLK_ROOT_AUTO_DIV(n) ((n << CLK_ROOT_AUTO_DIV_SHIFT) & CLK_ROOT_AUTO_DIV_MASK)
2099
2100#define CLK_ROOT_AUTO_EN_MASK 0x00001000
2101#define CLK_ROOT_AUTO_EN 0x00001000
2102
2103#define CLK_ROOT_PRE_DIV_MASK 0x00070000
2104#define CLK_ROOT_PRE_DIV_SHIFT 16
2105#define CLK_ROOT_PRE_DIV(n) ((n << CLK_ROOT_PRE_DIV_SHIFT) & CLK_ROOT_PRE_DIV_MASK)
2106
2107#define CLK_ROOT_MUX_MASK 0x07000000
2108#define CLK_ROOT_MUX_SHIFT 24
2109
2110#define CLK_ROOT_EN_MASK 0x10000000
2111
2112#define CLK_ROOT_AUTO_ON 0x00001000
2113#define CLK_ROOT_AUTO_OFF 0x0
2114
2115/* ARM_A7_CLK_ROOT */
2116#define ARM_A7_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2117#define ARM_A7_CLK_ROOT_FROM_PLL_ARM_MAIN_800M_CLK 0x01000000
2118#define ARM_A7_CLK_ROOT_FROM_PLL_DRAM_MAIN_1066M_CLK 0x03000000
2119#define ARM_A7_CLK_ROOT_FROM_PLL_SYS_MAIN_480M_CLK 0x04000000
2120#define ARM_A7_CLK_ROOT_FROM_PLL_SYS_PFD0_392M_CLK 0x05000000
2121#define ARM_A7_CLK_ROOT_FROM_PLL_ENET_MAIN_500M_CLK 0x02000000
2122#define ARM_A7_CLK_ROOT_FROM_PLL_AUDIO_MAIN_CLK 0x06000000
2123#define ARM_A7_CLK_ROOT_FROM_PLL_USB_MAIN_480M_CLK 0x07000000
2124
2125/* ARM_M4_CLK_ROOT */
2126#define ARM_M4_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2127#define ARM_M4_CLK_ROOT_FROM_PLL_DRAM_MAIN_533M_CLK 0x04000000
2128#define ARM_M4_CLK_ROOT_FROM_PLL_SYS_MAIN_240M_CLK 0x01000000
2129#define ARM_M4_CLK_ROOT_FROM_PLL_SYS_PFD2_270M_CLK 0x03000000
2130#define ARM_M4_CLK_ROOT_FROM_PLL_ENET_MAIN_250M_CLK 0x02000000
2131#define ARM_M4_CLK_ROOT_FROM_PLL_AUDIO_MAIN_CLK 0x05000000
2132#define ARM_M4_CLK_ROOT_FROM_PLL_VIDEO_MAIN_CLK 0x06000000
2133#define ARM_M4_CLK_ROOT_FROM_PLL_USB_MAIN_480M_CLK 0x07000000
2134
2135/* ARM_M0_CLK_ROOT */
2136#define ARM_M0_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2137#define ARM_M0_CLK_ROOT_FROM_PLL_DRAM_MAIN_533M_CLK 0x04000000
2138#define ARM_M0_CLK_ROOT_FROM_PLL_SYS_MAIN_120M_CLK 0x01000000
2139#define ARM_M0_CLK_ROOT_FROM_PLL_SYS_PFD2_135M_CLK 0x03000000
2140#define ARM_M0_CLK_ROOT_FROM_PLL_ENET_MAIN_125M_CLK 0x02000000
2141#define ARM_M0_CLK_ROOT_FROM_PLL_AUDIO_MAIN_CLK 0x05000000
2142#define ARM_M0_CLK_ROOT_FROM_PLL_VIDEO_MAIN_CLK 0x06000000
2143#define ARM_M0_CLK_ROOT_FROM_PLL_USB_MAIN_480M_CLK 0x07000000
2144
2145/* MAIN_AXI_CLK_ROOT */
2146#define MAIN_AXI_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2147#define MAIN_AXI_CLK_ROOT_FROM_PLL_DRAM_MAIN_533M_CLK 0x02000000
2148#define MAIN_AXI_CLK_ROOT_FROM_PLL_SYS_PFD1_332M_CLK 0x01000000
2149#define MAIN_AXI_CLK_ROOT_FROM_PLL_SYS_PFD5_CLK 0x04000000
2150#define MAIN_AXI_CLK_ROOT_FROM_PLL_SYS_PFD7_CLK 0x07000000
2151#define MAIN_AXI_CLK_ROOT_FROM_PLL_ENET_MAIN_250M_CLK 0x03000000
2152#define MAIN_AXI_CLK_ROOT_FROM_PLL_AUDIO_MAIN_CLK 0x05000000
2153#define MAIN_AXI_CLK_ROOT_FROM_PLL_VIDEO_MAIN_CLK 0x06000000
2154
2155/* DISP_AXI_CLK_ROOT */
2156#define DISP_AXI_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2157#define DISP_AXI_CLK_ROOT_FROM_PLL_DRAM_MAIN_533M_CLK 0x02000000
2158#define DISP_AXI_CLK_ROOT_FROM_PLL_SYS_PFD1_332M_CLK 0x01000000
2159#define DISP_AXI_CLK_ROOT_FROM_PLL_SYS_PFD6_CLK 0x04000000
2160#define DISP_AXI_CLK_ROOT_FROM_PLL_SYS_PFD7_CLK 0x05000000
2161#define DISP_AXI_CLK_ROOT_FROM_PLL_ENET_MAIN_250M_CLK 0x03000000
2162#define DISP_AXI_CLK_ROOT_FROM_PLL_AUDIO_MAIN_CLK 0x06000000
2163#define DISP_AXI_CLK_ROOT_FROM_PLL_VIDEO_MAIN_CLK 0x07000000
2164
2165/* ENET_AXI_CLK_ROOT */
2166#define ENET_AXI_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2167#define ENET_AXI_CLK_ROOT_FROM_PLL_DRAM_MAIN_533M_CLK 0x02000000
2168#define ENET_AXI_CLK_ROOT_FROM_PLL_SYS_MAIN_240M_CLK 0x04000000
2169#define ENET_AXI_CLK_ROOT_FROM_PLL_SYS_PFD2_270M_CLK 0x01000000
2170#define ENET_AXI_CLK_ROOT_FROM_PLL_SYS_PFD4_CLK 0x07000000
2171#define ENET_AXI_CLK_ROOT_FROM_PLL_ENET_MAIN_250M_CLK 0x03000000
2172#define ENET_AXI_CLK_ROOT_FROM_PLL_AUDIO_MAIN_CLK 0x05000000
2173#define ENET_AXI_CLK_ROOT_FROM_PLL_VIDEO_MAIN_CLK 0x06000000
2174
2175/* NAND_USDHC_BUS_CLK_ROOT */
2176#define NAND_USDHC_BUS_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2177#define NAND_USDHC_BUS_CLK_ROOT_FROM_PLL_DRAM_MAIN_533M_CLK 0x02000000
2178#define NAND_USDHC_BUS_CLK_ROOT_FROM_PLL_SYS_MAIN_240M_CLK 0x03000000
2179#define NAND_USDHC_BUS_CLK_ROOT_FROM_PLL_SYS_PFD2_270M_CLK 0x01000000
2180#define NAND_USDHC_BUS_CLK_ROOT_FROM_PLL_SYS_PFD2_135M_CLK 0x04000000
2181#define NAND_USDHC_BUS_CLK_ROOT_FROM_PLL_SYS_PFD6_CLK 0x05000000
2182#define NAND_USDHC_BUS_CLK_ROOT_FROM_PLL_ENET_MAIN_250M_CLK 0x06000000
2183#define NAND_USDHC_BUS_CLK_ROOT_FROM_PLL_AUDIO_MAIN_CLK 0x07000000
2184
2185/* AHB_CLK_ROOT */
2186#define AHB_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2187#define AHB_CLK_ROOT_FROM_PLL_DRAM_MAIN_533M_CLK 0x02000000
2188#define AHB_CLK_ROOT_FROM_PLL_SYS_PFD0_392M_CLK 0x03000000
2189#define AHB_CLK_ROOT_FROM_PLL_SYS_PFD2_135M_CLK 0x01000000
2190#define AHB_CLK_ROOT_FROM_PLL_ENET_MAIN_125M_CLK 0x04000000
2191#define AHB_CLK_ROOT_FROM_PLL_AUDIO_MAIN_CLK 0x06000000
2192#define AHB_CLK_ROOT_FROM_PLL_VIDEO_MAIN_CLK 0x07000000
2193#define AHB_CLK_ROOT_FROM_PLL_USB_MAIN_480M_CLK 0x05000000
2194
2195/* DRAM_PHYM_CLK_ROOT */
2196#define DRAM_PHYM_CLK_ROOT_FROM_PLL_DRAM_MAIN_1066M_CLK 0x00000000
2197#define DRAM_PHYM_CLK_ROOT_FROM_PLL_DRAM_PHYM_ALT_CLK_ROOT 0x01000000
2198
2199/* DRAM_CLK_ROOT */
2200#define DRAM_CLK_ROOT_FROM_PLL_DRAM_MAIN_1066M_CLK 0x00000000
2201#define DRAM_CLK_ROOT_FROM_PLL_DRAM_ALT_CLK_ROOT 0x01000000
2202
2203/* DRAM_PHYM_ALT_CLK_ROOT */
2204#define DRAM_PHYM_ALT_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2205#define DRAM_PHYM_ALT_CLK_ROOT_FROM_PLL_DRAM_MAIN_533M_CLK 0x01000000
2206#define DRAM_PHYM_ALT_CLK_ROOT_FROM_PLL_SYS_MAIN_480M_CLK 0x02000000
2207#define DRAM_PHYM_ALT_CLK_ROOT_FROM_PLL_SYS_PFD7_CLK 0x05000000
2208#define DRAM_PHYM_ALT_CLK_ROOT_FROM_PLL_ENET_MAIN_500M_CLK 0x03000000
2209#define DRAM_PHYM_ALT_CLK_ROOT_FROM_PLL_AUDIO_MAIN_CLK 0x06000000
2210#define DRAM_PHYM_ALT_CLK_ROOT_FROM_PLL_VIDEO_MAIN_CLK 0x07000000
2211#define DRAM_PHYM_ALT_CLK_ROOT_FROM_PLL_USB_MAIN_480M_CLK 0x04000000
2212
2213/* DRAM_ALT_CLK_ROOT */
2214#define DRAM_ALT_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2215#define DRAM_ALT_CLK_ROOT_FROM_PLL_DRAM_MAIN_533M_CLK 0x01000000
2216#define DRAM_ALT_CLK_ROOT_FROM_PLL_SYS_MAIN_480M_CLK 0x02000000
2217#define DRAM_ALT_CLK_ROOT_FROM_PLL_SYS_PFD0_392M_CLK 0x05000000
2218#define DRAM_ALT_CLK_ROOT_FROM_PLL_SYS_PFD2_270M_CLK 0x07000000
2219#define DRAM_ALT_CLK_ROOT_FROM_PLL_ENET_MAIN_500M_CLK 0x03000000
2220#define DRAM_ALT_CLK_ROOT_FROM_PLL_ENET_MAIN_250M_CLK 0x04000000
2221#define DRAM_ALT_CLK_ROOT_FROM_PLL_AUDIO_MAIN_CLK 0x06000000
2222
2223/* USB_HSIC_CLK_ROOT */
2224#define USB_HSIC_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2225#define USB_HSIC_CLK_ROOT_FROM_PLL_SYS_MAIN_480M_CLK 0x01000000
2226#define USB_HSIC_CLK_ROOT_FROM_PLL_SYS_PFD3_CLK 0x03000000
2227#define USB_HSIC_CLK_ROOT_FROM_PLL_SYS_PFD4_CLK 0x04000000
2228#define USB_HSIC_CLK_ROOT_FROM_PLL_SYS_PFD5_CLK 0x05000000
2229#define USB_HSIC_CLK_ROOT_FROM_PLL_SYS_PFD6_CLK 0x06000000
2230#define USB_HSIC_CLK_ROOT_FROM_PLL_SYS_PFD7_CLK 0x07000000
2231#define USB_HSIC_CLK_ROOT_FROM_PLL_USB_MAIN_480M_CLK 0x02000000
2232
2233/* PCIE_CTRL_CLK_ROOT */
2234#define PCIE_CTRL_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2235#define PCIE_CTRL_CLK_ROOT_FROM_PLL_DRAM_MAIN_533M_CLK 0x04000000
2236#define PCIE_CTRL_CLK_ROOT_FROM_PLL_SYS_MAIN_240M_CLK 0x02000000
2237#define PCIE_CTRL_CLK_ROOT_FROM_PLL_SYS_PFD1_332M_CLK 0x06000000
2238#define PCIE_CTRL_CLK_ROOT_FROM_PLL_SYS_PFD2_270M_CLK 0x03000000
2239#define PCIE_CTRL_CLK_ROOT_FROM_PLL_SYS_PFD6_CLK 0x07000000
2240#define PCIE_CTRL_CLK_ROOT_FROM_PLL_ENET_MAIN_500M_CLK 0x05000000
2241#define PCIE_CTRL_CLK_ROOT_FROM_PLL_ENET_MAIN_250M_CLK 0x01000000
2242
2243/* PCIE_PHY_CLK_ROOT */
2244#define PCIE_PHY_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2245#define PCIE_PHY_CLK_ROOT_FROM_PLL_SYS_PFD0_392M_CLK 0x07000000
2246#define PCIE_PHY_CLK_ROOT_FROM_PLL_ENET_MAIN_500M_CLK 0x02000000
2247#define PCIE_PHY_CLK_ROOT_FROM_PLL_ENET_MAIN_100M_CLK 0x01000000
2248#define PCIE_PHY_CLK_ROOT_FROM_EXT_CLK_1 0x03000000
2249#define PCIE_PHY_CLK_ROOT_FROM_EXT_CLK_2 0x04000000
2250#define PCIE_PHY_CLK_ROOT_FROM_EXT_CLK_3 0x05000000
2251#define PCIE_PHY_CLK_ROOT_FROM_EXT_CLK_4 0x06000000
2252
2253/* EPDC_PIXEL_CLK_ROOT */
2254#define EPDC_PIXEL_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2255#define EPDC_PIXEL_CLK_ROOT_FROM_PLL_DRAM_MAIN_533M_CLK 0x02000000
2256#define EPDC_PIXEL_CLK_ROOT_FROM_PLL_SYS_MAIN_480M_CLK 0x03000000
2257#define EPDC_PIXEL_CLK_ROOT_FROM_PLL_SYS_PFD1_332M_CLK 0x01000000
2258#define EPDC_PIXEL_CLK_ROOT_FROM_PLL_SYS_PFD5_CLK 0x04000000
2259#define EPDC_PIXEL_CLK_ROOT_FROM_PLL_SYS_PFD6_CLK 0x05000000
2260#define EPDC_PIXEL_CLK_ROOT_FROM_PLL_SYS_PFD7_CLK 0x06000000
2261#define EPDC_PIXEL_CLK_ROOT_FROM_PLL_VIDEO_MAIN_CLK 0x07000000
2262
2263/* LCDIF_PIXEL_CLK_ROOT */
2264#define LCDIF_PIXEL_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2265#define LCDIF_PIXEL_CLK_ROOT_FROM_PLL_DRAM_MAIN_533M_CLK 0x02000000
2266#define LCDIF_PIXEL_CLK_ROOT_FROM_PLL_SYS_PFD2_270M_CLK 0x05000000
2267#define LCDIF_PIXEL_CLK_ROOT_FROM_PLL_SYS_PFD4_CLK 0x04000000
2268#define LCDIF_PIXEL_CLK_ROOT_FROM_PLL_SYS_PFD5_CLK 0x01000000
2269#define LCDIF_PIXEL_CLK_ROOT_FROM_PLL_VIDEO_MAIN_CLK 0x06000000
2270#define LCDIF_PIXEL_CLK_ROOT_FROM_PLL_USB_MAIN_480M_CLK 0x07000000
2271#define LCDIF_PIXEL_CLK_ROOT_FROM_EXT_CLK_3 0x03000000
2272
2273/* MIPI_DSI_EXTSER_CLK_ROOT */
2274#define MIPI_DSI_EXTSER_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2275#define MIPI_DSI_EXTSER_CLK_ROOT_FROM_PLL_DRAM_MAIN_533M_CLK 0x05000000
2276#define MIPI_DSI_EXTSER_CLK_ROOT_FROM_PLL_SYS_MAIN_480M_CLK 0x03000000
2277#define MIPI_DSI_EXTSER_CLK_ROOT_FROM_PLL_SYS_PFD0_196M_CLK 0x04000000
2278#define MIPI_DSI_EXTSER_CLK_ROOT_FROM_PLL_SYS_PFD3_CLK 0x02000000
2279#define MIPI_DSI_EXTSER_CLK_ROOT_FROM_PLL_SYS_PFD5_CLK 0x01000000
2280#define MIPI_DSI_EXTSER_CLK_ROOT_FROM_PLL_AUDIO_MAIN_CLK 0x07000000
2281#define MIPI_DSI_EXTSER_CLK_ROOT_FROM_PLL_VIDEO_MAIN_CLK 0x06000000
2282
2283/* MIPI_CSI_WARP_CLK_ROOT */
2284#define MIPI_CSI_WARP_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2285#define MIPI_CSI_WARP_CLK_ROOT_FROM_PLL_DRAM_MAIN_533M_CLK 0x05000000
2286#define MIPI_CSI_WARP_CLK_ROOT_FROM_PLL_SYS_MAIN_480M_CLK 0x03000000
2287#define MIPI_CSI_WARP_CLK_ROOT_FROM_PLL_SYS_PFD0_196M_CLK 0x04000000
2288#define MIPI_CSI_WARP_CLK_ROOT_FROM_PLL_SYS_PFD3_CLK 0x02000000
2289#define MIPI_CSI_WARP_CLK_ROOT_FROM_PLL_SYS_PFD4_CLK 0x01000000
2290#define MIPI_CSI_WARP_CLK_ROOT_FROM_PLL_AUDIO_MAIN_CLK 0x07000000
2291#define MIPI_CSI_WARP_CLK_ROOT_FROM_PLL_VIDEO_MAIN_CLK 0x06000000
2292
2293/* MIPI_DPHY_REF_CLK_ROOT */
2294#define MIPI_DPHY_REF_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2295#define MIPI_DPHY_REF_CLK_ROOT_FROM_PLL_DRAM_MAIN_533M_CLK 0x02000000
2296#define MIPI_DPHY_REF_CLK_ROOT_FROM_PLL_SYS_MAIN_120M_CLK 0x01000000
2297#define MIPI_DPHY_REF_CLK_ROOT_FROM_PLL_SYS_PFD5_CLK 0x03000000
2298#define MIPI_DPHY_REF_CLK_ROOT_FROM_PLL_VIDEO_MAIN_CLK 0x06000000
2299#define MIPI_DPHY_REF_CLK_ROOT_FROM_REF_1M_CLK 0x04000000
2300#define MIPI_DPHY_REF_CLK_ROOT_FROM_EXT_CLK_2 0x05000000
2301#define MIPI_DPHY_REF_CLK_ROOT_FROM_EXT_CLK_3 0x07000000
2302
2303/* SAI1_CLK_ROOT */
2304#define SAI1_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2305#define SAI1_CLK_ROOT_FROM_PLL_DRAM_MAIN_533M_CLK 0x03000000
2306#define SAI1_CLK_ROOT_FROM_PLL_SYS_PFD2_135M_CLK 0x01000000
2307#define SAI1_CLK_ROOT_FROM_PLL_SYS_PFD4_CLK 0x05000000
2308#define SAI1_CLK_ROOT_FROM_PLL_ENET_MAIN_125M_CLK 0x06000000
2309#define SAI1_CLK_ROOT_FROM_PLL_AUDIO_MAIN_CLK 0x02000000
2310#define SAI1_CLK_ROOT_FROM_PLL_VIDEO_MAIN_CLK 0x04000000
2311#define SAI1_CLK_ROOT_FROM_EXT_CLK_2 0x07000000
2312
2313/* SAI2_CLK_ROOT */
2314#define SAI2_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2315#define SAI2_CLK_ROOT_FROM_PLL_DRAM_MAIN_533M_CLK 0x03000000
2316#define SAI2_CLK_ROOT_FROM_PLL_SYS_PFD2_135M_CLK 0x01000000
2317#define SAI2_CLK_ROOT_FROM_PLL_SYS_PFD4_CLK 0x05000000
2318#define SAI2_CLK_ROOT_FROM_PLL_ENET_MAIN_125M_CLK 0x06000000
2319#define SAI2_CLK_ROOT_FROM_PLL_AUDIO_MAIN_CLK 0x02000000
2320#define SAI2_CLK_ROOT_FROM_PLL_VIDEO_MAIN_CLK 0x04000000
2321#define SAI2_CLK_ROOT_FROM_EXT_CLK_2 0x07000000
2322
2323/* SAI3_CLK_ROOT */
2324#define SAI3_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2325#define SAI3_CLK_ROOT_FROM_PLL_DRAM_MAIN_533M_CLK 0x03000000
2326#define SAI3_CLK_ROOT_FROM_PLL_SYS_PFD2_135M_CLK 0x01000000
2327#define SAI3_CLK_ROOT_FROM_PLL_SYS_PFD4_CLK 0x05000000
2328#define SAI3_CLK_ROOT_FROM_PLL_ENET_MAIN_125M_CLK 0x06000000
2329#define SAI3_CLK_ROOT_FROM_PLL_AUDIO_MAIN_CLK 0x02000000
2330#define SAI3_CLK_ROOT_FROM_PLL_VIDEO_MAIN_CLK 0x04000000
2331#define SAI3_CLK_ROOT_FROM_EXT_CLK_3 0x07000000
2332
2333/* SPDIF_CLK_ROOT */
2334#define SPDIF_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2335#define SPDIF_CLK_ROOT_FROM_PLL_DRAM_MAIN_533M_CLK 0x03000000
2336#define SPDIF_CLK_ROOT_FROM_PLL_SYS_PFD2_135M_CLK 0x01000000
2337#define SPDIF_CLK_ROOT_FROM_PLL_SYS_PFD4_CLK 0x05000000
2338#define SPDIF_CLK_ROOT_FROM_PLL_ENET_MAIN_125M_CLK 0x06000000
2339#define SPDIF_CLK_ROOT_FROM_PLL_AUDIO_MAIN_CLK 0x02000000
2340#define SPDIF_CLK_ROOT_FROM_PLL_VIDEO_MAIN_CLK 0x04000000
2341#define SPDIF_CLK_ROOT_FROM_EXT_CLK_3 0x07000000
2342
2343/* ENET1_REF_CLK_ROOT */
2344#define ENET1_REF_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2345#define ENET1_REF_CLK_ROOT_FROM_PLL_SYS_MAIN_120M_CLK 0x04000000
2346#define ENET1_REF_CLK_ROOT_FROM_PLL_ENET_MAIN_125M_CLK 0x01000000
2347#define ENET1_REF_CLK_ROOT_FROM_PLL_ENET_MAIN_50M_CLK 0x02000000
2348#define ENET1_REF_CLK_ROOT_FROM_PLL_ENET_MAIN_25M_CLK 0x03000000
2349#define ENET1_REF_CLK_ROOT_FROM_PLL_AUDIO_MAIN_CLK 0x05000000
2350#define ENET1_REF_CLK_ROOT_FROM_PLL_VIDEO_MAIN_CLK 0x06000000
2351#define ENET1_REF_CLK_ROOT_FROM_EXT_CLK_4 0x07000000
2352
2353/* ENET1_TIME_CLK_ROOT */
2354#define ENET1_TIME_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2355#define ENET1_TIME_CLK_ROOT_FROM_PLL_ENET_MAIN_100M_CLK 0x01000000
2356#define ENET1_TIME_CLK_ROOT_FROM_PLL_AUDIO_MAIN_CLK 0x02000000
2357#define ENET1_TIME_CLK_ROOT_FROM_PLL_VIDEO_MAIN_CLK 0x07000000
2358#define ENET1_TIME_CLK_ROOT_FROM_EXT_CLK_1 0x03000000
2359#define ENET1_TIME_CLK_ROOT_FROM_EXT_CLK_2 0x04000000
2360#define ENET1_TIME_CLK_ROOT_FROM_EXT_CLK_3 0x05000000
2361#define ENET1_TIME_CLK_ROOT_FROM_EXT_CLK_4 0x06000000
2362
2363/* ENET2_REF_CLK_ROOT */
2364#define ENET2_REF_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2365#define ENET2_REF_CLK_ROOT_FROM_PLL_SYS_MAIN_120M_CLK 0x04000000
2366#define ENET2_REF_CLK_ROOT_FROM_PLL_ENET_MAIN_125M_CLK 0x01000000
2367#define ENET2_REF_CLK_ROOT_FROM_PLL_ENET_MAIN_50M_CLK 0x02000000
2368#define ENET2_REF_CLK_ROOT_FROM_PLL_ENET_MAIN_25M_CLK 0x03000000
2369#define ENET2_REF_CLK_ROOT_FROM_PLL_AUDIO_MAIN_CLK 0x05000000
2370#define ENET2_REF_CLK_ROOT_FROM_PLL_VIDEO_MAIN_CLK 0x06000000
2371#define ENET2_REF_CLK_ROOT_FROM_EXT_CLK_4 0x07000000
2372
2373/* ENET2_TIME_CLK_ROOT */
2374#define ENET2_TIME_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2375#define ENET2_TIME_CLK_ROOT_FROM_PLL_ENET_MAIN_100M_CLK 0x01000000
2376#define ENET2_TIME_CLK_ROOT_FROM_PLL_AUDIO_MAIN_CLK 0x02000000
2377#define ENET2_TIME_CLK_ROOT_FROM_PLL_VIDEO_MAIN_CLK 0x07000000
2378#define ENET2_TIME_CLK_ROOT_FROM_EXT_CLK_1 0x03000000
2379#define ENET2_TIME_CLK_ROOT_FROM_EXT_CLK_2 0x04000000
2380#define ENET2_TIME_CLK_ROOT_FROM_EXT_CLK_3 0x05000000
2381#define ENET2_TIME_CLK_ROOT_FROM_EXT_CLK_4 0x06000000
2382
2383/* ENET_PHY_REF_CLK_ROOT */
2384#define ENET_PHY_REF_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2385#define ENET_PHY_REF_CLK_ROOT_FROM_PLL_DRAM_MAIN_533M_CLK 0x04000000
2386#define ENET_PHY_REF_CLK_ROOT_FROM_PLL_SYS_PFD3_CLK 0x07000000
2387#define ENET_PHY_REF_CLK_ROOT_FROM_PLL_ENET_MAIN_125M_CLK 0x03000000
2388#define ENET_PHY_REF_CLK_ROOT_FROM_PLL_ENET_MAIN_50M_CLK 0x02000000
2389#define ENET_PHY_REF_CLK_ROOT_FROM_PLL_ENET_MAIN_25M_CLK 0x01000000
2390#define ENET_PHY_REF_CLK_ROOT_FROM_PLL_AUDIO_MAIN_CLK 0x05000000
2391#define ENET_PHY_REF_CLK_ROOT_FROM_PLL_VIDEO_MAIN_CLK 0x06000000
2392
2393/* EIM_CLK_ROOT */
2394#define EIM_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2395#define EIM_CLK_ROOT_FROM_PLL_DRAM_MAIN_533M_CLK 0x03000000
2396#define EIM_CLK_ROOT_FROM_PLL_SYS_MAIN_120M_CLK 0x02000000
2397#define EIM_CLK_ROOT_FROM_PLL_SYS_PFD2_270M_CLK 0x04000000
2398#define EIM_CLK_ROOT_FROM_PLL_SYS_PFD2_135M_CLK 0x01000000
2399#define EIM_CLK_ROOT_FROM_PLL_SYS_PFD3_CLK 0x05000000
2400#define EIM_CLK_ROOT_FROM_PLL_ENET_MAIN_125M_CLK 0x06000000
2401#define EIM_CLK_ROOT_FROM_PLL_USB_MAIN_480M_CLK 0x07000000
2402
2403/* NAND_CLK_ROOT */
2404#define NAND_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2405#define NAND_CLK_ROOT_FROM_PLL_DRAM_MAIN_533M_CLK 0x02000000
2406#define NAND_CLK_ROOT_FROM_PLL_SYS_MAIN_480M_CLK 0x01000000
2407#define NAND_CLK_ROOT_FROM_PLL_SYS_PFD0_392M_CLK 0x03000000
2408#define NAND_CLK_ROOT_FROM_PLL_SYS_PFD3_CLK 0x04000000
2409#define NAND_CLK_ROOT_FROM_PLL_ENET_MAIN_500M_CLK 0x05000000
2410#define NAND_CLK_ROOT_FROM_PLL_ENET_MAIN_250M_CLK 0x06000000
2411#define NAND_CLK_ROOT_FROM_PLL_VIDEO_MAIN_CLK 0x07000000
2412
2413/* QSPI_CLK_ROOT */
2414#define QSPI_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2415#define QSPI_CLK_ROOT_FROM_PLL_DRAM_MAIN_533M_CLK 0x02000000
2416#define QSPI_CLK_ROOT_FROM_PLL_SYS_PFD2_270M_CLK 0x05000000
2417#define QSPI_CLK_ROOT_FROM_PLL_SYS_PFD3_CLK 0x04000000
2418#define QSPI_CLK_ROOT_FROM_PLL_SYS_PFD4_CLK 0x01000000
2419#define QSPI_CLK_ROOT_FROM_PLL_SYS_PFD6_CLK 0x06000000
2420#define QSPI_CLK_ROOT_FROM_PLL_SYS_PFD7_CLK 0x07000000
2421#define QSPI_CLK_ROOT_FROM_PLL_ENET_MAIN_500M_CLK 0x03000000
2422
2423/* USDHC1_CLK_ROOT */
2424#define USDHC1_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2425#define USDHC1_CLK_ROOT_FROM_PLL_DRAM_MAIN_533M_CLK 0x02000000
2426#define USDHC1_CLK_ROOT_FROM_PLL_SYS_PFD0_392M_CLK 0x01000000
2427#define USDHC1_CLK_ROOT_FROM_PLL_SYS_PFD2_270M_CLK 0x05000000
2428#define USDHC1_CLK_ROOT_FROM_PLL_SYS_PFD4_CLK 0x04000000
2429#define USDHC1_CLK_ROOT_FROM_PLL_SYS_PFD6_CLK 0x06000000
2430#define USDHC1_CLK_ROOT_FROM_PLL_SYS_PFD7_CLK 0x07000000
2431#define USDHC1_CLK_ROOT_FROM_PLL_ENET_MAIN_500M_CLK 0x03000000
2432
2433/* USDHC2_CLK_ROOT */
2434#define USDHC2_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2435#define USDHC2_CLK_ROOT_FROM_PLL_DRAM_MAIN_533M_CLK 0x02000000
2436#define USDHC2_CLK_ROOT_FROM_PLL_SYS_PFD0_392M_CLK 0x01000000
2437#define USDHC2_CLK_ROOT_FROM_PLL_SYS_PFD2_270M_CLK 0x05000000
2438#define USDHC2_CLK_ROOT_FROM_PLL_SYS_PFD4_CLK 0x04000000
2439#define USDHC2_CLK_ROOT_FROM_PLL_SYS_PFD6_CLK 0x06000000
2440#define USDHC2_CLK_ROOT_FROM_PLL_SYS_PFD7_CLK 0x07000000
2441#define USDHC2_CLK_ROOT_FROM_PLL_ENET_MAIN_500M_CLK 0x03000000
2442
2443/* USDHC3_CLK_ROOT */
2444#define USDHC3_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2445#define USDHC3_CLK_ROOT_FROM_PLL_DRAM_MAIN_533M_CLK 0x02000000
2446#define USDHC3_CLK_ROOT_FROM_PLL_SYS_PFD0_392M_CLK 0x01000000
2447#define USDHC3_CLK_ROOT_FROM_PLL_SYS_PFD2_270M_CLK 0x05000000
2448#define USDHC3_CLK_ROOT_FROM_PLL_SYS_PFD4_CLK 0x04000000
2449#define USDHC3_CLK_ROOT_FROM_PLL_SYS_PFD6_CLK 0x06000000
2450#define USDHC3_CLK_ROOT_FROM_PLL_SYS_PFD7_CLK 0x07000000
2451#define USDHC3_CLK_ROOT_FROM_PLL_ENET_MAIN_500M_CLK 0x03000000
2452
2453/* CAN1_CLK_ROOT */
2454#define CAN1_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2455#define CAN1_CLK_ROOT_FROM_PLL_DRAM_MAIN_533M_CLK 0x02000000
2456#define CAN1_CLK_ROOT_FROM_PLL_SYS_MAIN_480M_CLK 0x03000000
2457#define CAN1_CLK_ROOT_FROM_PLL_SYS_MAIN_120M_CLK 0x01000000
2458#define CAN1_CLK_ROOT_FROM_PLL_ENET_MAIN_40M_CLK 0x04000000
2459#define CAN1_CLK_ROOT_FROM_PLL_USB_MAIN_480M_CLK 0x05000000
2460#define CAN1_CLK_ROOT_FROM_EXT_CLK_1 0x06000000
2461#define CAN1_CLK_ROOT_FROM_EXT_CLK_4 0x07000000
2462
2463/* CAN2_CLK_ROOT */
2464#define CAN2_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2465#define CAN2_CLK_ROOT_FROM_PLL_DRAM_MAIN_533M_CLK 0x02000000
2466#define CAN2_CLK_ROOT_FROM_PLL_SYS_MAIN_480M_CLK 0x03000000
2467#define CAN2_CLK_ROOT_FROM_PLL_SYS_MAIN_120M_CLK 0x01000000
2468#define CAN2_CLK_ROOT_FROM_PLL_ENET_MAIN_40M_CLK 0x04000000
2469#define CAN2_CLK_ROOT_FROM_PLL_USB_MAIN_480M_CLK 0x05000000
2470#define CAN2_CLK_ROOT_FROM_EXT_CLK_1 0x06000000
2471#define CAN2_CLK_ROOT_FROM_EXT_CLK_3 0x07000000
2472
2473/* I2C1_CLK_ROOT */
2474#define I2C1_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2475#define I2C1_CLK_ROOT_FROM_PLL_DRAM_MAIN_533M_CLK 0x03000000
2476#define I2C1_CLK_ROOT_FROM_PLL_SYS_MAIN_120M_CLK 0x01000000
2477#define I2C1_CLK_ROOT_FROM_PLL_SYS_PFD2_135M_CLK 0x07000000
2478#define I2C1_CLK_ROOT_FROM_PLL_ENET_MAIN_50M_CLK 0x02000000
2479#define I2C1_CLK_ROOT_FROM_PLL_AUDIO_MAIN_CLK 0x04000000
2480#define I2C1_CLK_ROOT_FROM_PLL_VIDEO_MAIN_CLK 0x05000000
2481#define I2C1_CLK_ROOT_FROM_PLL_USB_MAIN_480M_CLK 0x06000000
2482
2483/* I2C2_CLK_ROOT */
2484#define I2C2_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2485#define I2C2_CLK_ROOT_FROM_PLL_DRAM_MAIN_533M_CLK 0x03000000
2486#define I2C2_CLK_ROOT_FROM_PLL_SYS_MAIN_120M_CLK 0x01000000
2487#define I2C2_CLK_ROOT_FROM_PLL_SYS_PFD2_135M_CLK 0x07000000
2488#define I2C2_CLK_ROOT_FROM_PLL_ENET_MAIN_50M_CLK 0x02000000
2489#define I2C2_CLK_ROOT_FROM_PLL_AUDIO_MAIN_CLK 0x04000000
2490#define I2C2_CLK_ROOT_FROM_PLL_VIDEO_MAIN_CLK 0x05000000
2491#define I2C2_CLK_ROOT_FROM_PLL_USB_MAIN_480M_CLK 0x06000000
2492
2493/* I2C3_CLK_ROOT */
2494#define I2C3_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2495#define I2C3_CLK_ROOT_FROM_PLL_DRAM_MAIN_533M_CLK 0x03000000
2496#define I2C3_CLK_ROOT_FROM_PLL_SYS_MAIN_120M_CLK 0x01000000
2497#define I2C3_CLK_ROOT_FROM_PLL_SYS_PFD2_135M_CLK 0x07000000
2498#define I2C3_CLK_ROOT_FROM_PLL_ENET_MAIN_50M_CLK 0x02000000
2499#define I2C3_CLK_ROOT_FROM_PLL_AUDIO_MAIN_CLK 0x04000000
2500#define I2C3_CLK_ROOT_FROM_PLL_VIDEO_MAIN_CLK 0x05000000
2501#define I2C3_CLK_ROOT_FROM_PLL_USB_MAIN_480M_CLK 0x06000000
2502
2503/* I2C4_CLK_ROOT */
2504#define I2C4_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2505#define I2C4_CLK_ROOT_FROM_PLL_DRAM_MAIN_533M_CLK 0x03000000
2506#define I2C4_CLK_ROOT_FROM_PLL_SYS_MAIN_120M_CLK 0x01000000
2507#define I2C4_CLK_ROOT_FROM_PLL_SYS_PFD2_135M_CLK 0x07000000
2508#define I2C4_CLK_ROOT_FROM_PLL_ENET_MAIN_50M_CLK 0x02000000
2509#define I2C4_CLK_ROOT_FROM_PLL_AUDIO_MAIN_CLK 0x04000000
2510#define I2C4_CLK_ROOT_FROM_PLL_VIDEO_MAIN_CLK 0x05000000
2511#define I2C4_CLK_ROOT_FROM_PLL_USB_MAIN_480M_CLK 0x06000000
2512
2513/* UART1_CLK_ROOT */
2514#define UART1_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2515#define UART1_CLK_ROOT_FROM_PLL_SYS_MAIN_480M_CLK 0x04000000
2516#define UART1_CLK_ROOT_FROM_PLL_SYS_MAIN_240M_CLK 0x01000000
2517#define UART1_CLK_ROOT_FROM_PLL_ENET_MAIN_100M_CLK 0x03000000
2518#define UART1_CLK_ROOT_FROM_PLL_ENET_MAIN_40M_CLK 0x02000000
2519#define UART1_CLK_ROOT_FROM_PLL_USB_MAIN_480M_CLK 0x07000000
2520#define UART1_CLK_ROOT_FROM_EXT_CLK_2 0x05000000
2521#define UART1_CLK_ROOT_FROM_EXT_CLK_4 0x06000000
2522
2523/* UART2_CLK_ROOT */
2524#define UART2_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2525#define UART2_CLK_ROOT_FROM_PLL_SYS_MAIN_480M_CLK 0x04000000
2526#define UART2_CLK_ROOT_FROM_PLL_SYS_MAIN_240M_CLK 0x01000000
2527#define UART2_CLK_ROOT_FROM_PLL_ENET_MAIN_100M_CLK 0x03000000
2528#define UART2_CLK_ROOT_FROM_PLL_ENET_MAIN_40M_CLK 0x02000000
2529#define UART2_CLK_ROOT_FROM_PLL_USB_MAIN_480M_CLK 0x07000000
2530#define UART2_CLK_ROOT_FROM_EXT_CLK_2 0x05000000
2531#define UART2_CLK_ROOT_FROM_EXT_CLK_3 0x06000000
2532
2533/* UART3_CLK_ROOT */
2534#define UART3_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2535#define UART3_CLK_ROOT_FROM_PLL_SYS_MAIN_480M_CLK 0x04000000
2536#define UART3_CLK_ROOT_FROM_PLL_SYS_MAIN_240M_CLK 0x01000000
2537#define UART3_CLK_ROOT_FROM_PLL_ENET_MAIN_100M_CLK 0x03000000
2538#define UART3_CLK_ROOT_FROM_PLL_ENET_MAIN_40M_CLK 0x02000000
2539#define UART3_CLK_ROOT_FROM_PLL_USB_MAIN_480M_CLK 0x07000000
2540#define UART3_CLK_ROOT_FROM_EXT_CLK_2 0x05000000
2541#define UART3_CLK_ROOT_FROM_EXT_CLK_4 0x06000000
2542
2543/* UART4_CLK_ROOT */
2544#define UART4_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2545#define UART4_CLK_ROOT_FROM_PLL_SYS_MAIN_480M_CLK 0x04000000
2546#define UART4_CLK_ROOT_FROM_PLL_SYS_MAIN_240M_CLK 0x01000000
2547#define UART4_CLK_ROOT_FROM_PLL_ENET_MAIN_100M_CLK 0x03000000
2548#define UART4_CLK_ROOT_FROM_PLL_ENET_MAIN_40M_CLK 0x02000000
2549#define UART4_CLK_ROOT_FROM_PLL_USB_MAIN_480M_CLK 0x07000000
2550#define UART4_CLK_ROOT_FROM_EXT_CLK_2 0x05000000
2551#define UART4_CLK_ROOT_FROM_EXT_CLK_3 0x06000000
2552
2553/* UART5_CLK_ROOT */
2554#define UART5_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2555#define UART5_CLK_ROOT_FROM_PLL_SYS_MAIN_480M_CLK 0x04000000
2556#define UART5_CLK_ROOT_FROM_PLL_SYS_MAIN_240M_CLK 0x01000000
2557#define UART5_CLK_ROOT_FROM_PLL_ENET_MAIN_100M_CLK 0x03000000
2558#define UART5_CLK_ROOT_FROM_PLL_ENET_MAIN_40M_CLK 0x02000000
2559#define UART5_CLK_ROOT_FROM_PLL_USB_MAIN_480M_CLK 0x07000000
2560#define UART5_CLK_ROOT_FROM_EXT_CLK_2 0x05000000
2561#define UART5_CLK_ROOT_FROM_EXT_CLK_4 0x06000000
2562
2563/* UART6_CLK_ROOT */
2564#define UART6_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2565#define UART6_CLK_ROOT_FROM_PLL_SYS_MAIN_480M_CLK 0x04000000
2566#define UART6_CLK_ROOT_FROM_PLL_SYS_MAIN_240M_CLK 0x01000000
2567#define UART6_CLK_ROOT_FROM_PLL_ENET_MAIN_100M_CLK 0x03000000
2568#define UART6_CLK_ROOT_FROM_PLL_ENET_MAIN_40M_CLK 0x02000000
2569#define UART6_CLK_ROOT_FROM_PLL_USB_MAIN_480M_CLK 0x07000000
2570#define UART6_CLK_ROOT_FROM_EXT_CLK_2 0x05000000
2571#define UART6_CLK_ROOT_FROM_EXT_CLK_3 0x06000000
2572
2573/* UART7_CLK_ROOT */
2574#define UART7_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2575#define UART7_CLK_ROOT_FROM_PLL_SYS_MAIN_480M_CLK 0x04000000
2576#define UART7_CLK_ROOT_FROM_PLL_SYS_MAIN_240M_CLK 0x01000000
2577#define UART7_CLK_ROOT_FROM_PLL_ENET_MAIN_100M_CLK 0x03000000
2578#define UART7_CLK_ROOT_FROM_PLL_ENET_MAIN_40M_CLK 0x02000000
2579#define UART7_CLK_ROOT_FROM_PLL_USB_MAIN_480M_CLK 0x07000000
2580#define UART7_CLK_ROOT_FROM_EXT_CLK_2 0x05000000
2581#define UART7_CLK_ROOT_FROM_EXT_CLK_4 0x06000000
2582
2583/* ECSPI1_CLK_ROOT */
2584#define ECSPI1_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2585#define ECSPI1_CLK_ROOT_FROM_PLL_SYS_MAIN_480M_CLK 0x04000000
2586#define ECSPI1_CLK_ROOT_FROM_PLL_SYS_MAIN_240M_CLK 0x01000000
2587#define ECSPI1_CLK_ROOT_FROM_PLL_SYS_MAIN_120M_CLK 0x03000000
2588#define ECSPI1_CLK_ROOT_FROM_PLL_SYS_PFD4_CLK 0x05000000
2589#define ECSPI1_CLK_ROOT_FROM_PLL_ENET_MAIN_250M_CLK 0x06000000
2590#define ECSPI1_CLK_ROOT_FROM_PLL_ENET_MAIN_40M_CLK 0x02000000
2591#define ECSPI1_CLK_ROOT_FROM_PLL_USB_MAIN_480M_CLK 0x07000000
2592
2593/* ECSPI2_CLK_ROOT */
2594#define ECSPI2_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2595#define ECSPI2_CLK_ROOT_FROM_PLL_SYS_MAIN_480M_CLK 0x04000000
2596#define ECSPI2_CLK_ROOT_FROM_PLL_SYS_MAIN_240M_CLK 0x01000000
2597#define ECSPI2_CLK_ROOT_FROM_PLL_SYS_MAIN_120M_CLK 0x03000000
2598#define ECSPI2_CLK_ROOT_FROM_PLL_SYS_PFD4_CLK 0x05000000
2599#define ECSPI2_CLK_ROOT_FROM_PLL_ENET_MAIN_250M_CLK 0x06000000
2600#define ECSPI2_CLK_ROOT_FROM_PLL_ENET_MAIN_40M_CLK 0x02000000
2601#define ECSPI2_CLK_ROOT_FROM_PLL_USB_MAIN_480M_CLK 0x07000000
2602
2603/* ECSPI3_CLK_ROOT */
2604#define ECSPI3_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2605#define ECSPI3_CLK_ROOT_FROM_PLL_SYS_MAIN_480M_CLK 0x04000000
2606#define ECSPI3_CLK_ROOT_FROM_PLL_SYS_MAIN_240M_CLK 0x01000000
2607#define ECSPI3_CLK_ROOT_FROM_PLL_SYS_MAIN_120M_CLK 0x03000000
2608#define ECSPI3_CLK_ROOT_FROM_PLL_SYS_PFD4_CLK 0x05000000
2609#define ECSPI3_CLK_ROOT_FROM_PLL_ENET_MAIN_250M_CLK 0x06000000
2610#define ECSPI3_CLK_ROOT_FROM_PLL_ENET_MAIN_40M_CLK 0x02000000
2611#define ECSPI3_CLK_ROOT_FROM_PLL_USB_MAIN_480M_CLK 0x07000000
2612
2613/* ECSPI4_CLK_ROOT */
2614#define ECSPI4_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2615#define ECSPI4_CLK_ROOT_FROM_PLL_SYS_MAIN_480M_CLK 0x04000000
2616#define ECSPI4_CLK_ROOT_FROM_PLL_SYS_MAIN_240M_CLK 0x01000000
2617#define ECSPI4_CLK_ROOT_FROM_PLL_SYS_MAIN_120M_CLK 0x03000000
2618#define ECSPI4_CLK_ROOT_FROM_PLL_SYS_PFD4_CLK 0x05000000
2619#define ECSPI4_CLK_ROOT_FROM_PLL_ENET_MAIN_250M_CLK 0x06000000
2620#define ECSPI4_CLK_ROOT_FROM_PLL_ENET_MAIN_40M_CLK 0x02000000
2621#define ECSPI4_CLK_ROOT_FROM_PLL_USB_MAIN_480M_CLK 0x07000000
2622
2623/* PWM1_CLK_ROOT */
2624#define PWM1_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2625#define PWM1_CLK_ROOT_FROM_PLL_SYS_MAIN_120M_CLK 0x02000000
2626#define PWM1_CLK_ROOT_FROM_PLL_ENET_MAIN_100M_CLK 0x01000000
2627#define PWM1_CLK_ROOT_FROM_PLL_ENET_MAIN_40M_CLK 0x03000000
2628#define PWM1_CLK_ROOT_FROM_PLL_AUDIO_MAIN_CLK 0x04000000
2629#define PWM1_CLK_ROOT_FROM_PLL_VIDEO_MAIN_CLK 0x07000000
2630#define PWM1_CLK_ROOT_FROM_REF_1M_CLK 0x06000000
2631#define PWM1_CLK_ROOT_FROM_EXT_CLK_1 0x05000000
2632
2633/* PWM2_CLK_ROOT */
2634#define PWM2_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2635#define PWM2_CLK_ROOT_FROM_PLL_SYS_MAIN_120M_CLK 0x02000000
2636#define PWM2_CLK_ROOT_FROM_PLL_ENET_MAIN_100M_CLK 0x01000000
2637#define PWM2_CLK_ROOT_FROM_PLL_ENET_MAIN_40M_CLK 0x03000000
2638#define PWM2_CLK_ROOT_FROM_PLL_AUDIO_MAIN_CLK 0x04000000
2639#define PWM2_CLK_ROOT_FROM_PLL_VIDEO_MAIN_CLK 0x07000000
2640#define PWM2_CLK_ROOT_FROM_REF_1M_CLK 0x06000000
2641#define PWM2_CLK_ROOT_FROM_EXT_CLK_1 0x05000000
2642
2643/* PWM3_CLK_ROOT */
2644#define PWM3_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2645#define PWM3_CLK_ROOT_FROM_PLL_SYS_MAIN_120M_CLK 0x02000000
2646#define PWM3_CLK_ROOT_FROM_PLL_ENET_MAIN_100M_CLK 0x01000000
2647#define PWM3_CLK_ROOT_FROM_PLL_ENET_MAIN_40M_CLK 0x03000000
2648#define PWM3_CLK_ROOT_FROM_PLL_AUDIO_MAIN_CLK 0x04000000
2649#define PWM3_CLK_ROOT_FROM_PLL_VIDEO_MAIN_CLK 0x07000000
2650#define PWM3_CLK_ROOT_FROM_REF_1M_CLK 0x06000000
2651#define PWM3_CLK_ROOT_FROM_EXT_CLK_2 0x05000000
2652
2653/* PWM4_CLK_ROOT */
2654#define PWM4_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2655#define PWM4_CLK_ROOT_FROM_PLL_SYS_MAIN_120M_CLK 0x02000000
2656#define PWM4_CLK_ROOT_FROM_PLL_ENET_MAIN_100M_CLK 0x01000000
2657#define PWM4_CLK_ROOT_FROM_PLL_ENET_MAIN_40M_CLK 0x03000000
2658#define PWM4_CLK_ROOT_FROM_PLL_AUDIO_MAIN_CLK 0x04000000
2659#define PWM4_CLK_ROOT_FROM_PLL_VIDEO_MAIN_CLK 0x07000000
2660#define PWM4_CLK_ROOT_FROM_REF_1M_CLK 0x06000000
2661#define PWM4_CLK_ROOT_FROM_EXT_CLK_2 0x05000000
2662
2663/* FLEXTIMER1_CLK_ROOT */
2664#define FLEXTIMER1_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2665#define FLEXTIMER1_CLK_ROOT_FROM_PLL_SYS_MAIN_120M_CLK 0x02000000
2666#define FLEXTIMER1_CLK_ROOT_FROM_PLL_ENET_MAIN_100M_CLK 0x01000000
2667#define FLEXTIMER1_CLK_ROOT_FROM_PLL_ENET_MAIN_40M_CLK 0x03000000
2668#define FLEXTIMER1_CLK_ROOT_FROM_PLL_AUDIO_MAIN_CLK 0x04000000
2669#define FLEXTIMER1_CLK_ROOT_FROM_PLL_VIDEO_MAIN_CLK 0x07000000
2670#define FLEXTIMER1_CLK_ROOT_FROM_REF_1M_CLK 0x06000000
2671#define FLEXTIMER1_CLK_ROOT_FROM_EXT_CLK_3 0x05000000
2672
2673/* FLEXTIMER2_CLK_ROOT */
2674#define FLEXTIMER2_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2675#define FLEXTIMER2_CLK_ROOT_FROM_PLL_SYS_MAIN_120M_CLK 0x02000000
2676#define FLEXTIMER2_CLK_ROOT_FROM_PLL_ENET_MAIN_100M_CLK 0x01000000
2677#define FLEXTIMER2_CLK_ROOT_FROM_PLL_ENET_MAIN_40M_CLK 0x03000000
2678#define FLEXTIMER2_CLK_ROOT_FROM_PLL_AUDIO_MAIN_CLK 0x04000000
2679#define FLEXTIMER2_CLK_ROOT_FROM_PLL_VIDEO_MAIN_CLK 0x07000000
2680#define FLEXTIMER2_CLK_ROOT_FROM_REF_1M_CLK 0x06000000
2681#define FLEXTIMER2_CLK_ROOT_FROM_EXT_CLK_3 0x05000000
2682
2683/* SIM1_CLK_ROOT */
2684#define SIM1_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2685#define SIM1_CLK_ROOT_FROM_PLL_DRAM_MAIN_533M_CLK 0x03000000
2686#define SIM1_CLK_ROOT_FROM_PLL_SYS_MAIN_120M_CLK 0x02000000
2687#define SIM1_CLK_ROOT_FROM_PLL_SYS_PFD2_135M_CLK 0x01000000
2688#define SIM1_CLK_ROOT_FROM_PLL_SYS_PFD7_CLK 0x07000000
2689#define SIM1_CLK_ROOT_FROM_PLL_ENET_MAIN_125M_CLK 0x06000000
2690#define SIM1_CLK_ROOT_FROM_PLL_AUDIO_MAIN_CLK 0x05000000
2691#define SIM1_CLK_ROOT_FROM_PLL_USB_MAIN_480M_CLK 0x04000000
2692
2693/* SIM2_CLK_ROOT */
2694#define SIM2_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2695#define SIM2_CLK_ROOT_FROM_PLL_DRAM_MAIN_533M_CLK 0x03000000
2696#define SIM2_CLK_ROOT_FROM_PLL_SYS_MAIN_120M_CLK 0x02000000
2697#define SIM2_CLK_ROOT_FROM_PLL_SYS_PFD2_135M_CLK 0x01000000
2698#define SIM2_CLK_ROOT_FROM_PLL_SYS_PFD7_CLK 0x07000000
2699#define SIM2_CLK_ROOT_FROM_PLL_ENET_MAIN_125M_CLK 0x06000000
2700#define SIM2_CLK_ROOT_FROM_PLL_VIDEO_MAIN_CLK 0x05000000
2701#define SIM2_CLK_ROOT_FROM_PLL_USB_MAIN_480M_CLK 0x04000000
2702
2703/* GPT1_CLK_ROOT */
2704#define GPT1_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2705#define GPT1_CLK_ROOT_FROM_PLL_SYS_PFD0_392M_CLK 0x02000000
2706#define GPT1_CLK_ROOT_FROM_PLL_ENET_MAIN_100M_CLK 0x01000000
2707#define GPT1_CLK_ROOT_FROM_PLL_ENET_MAIN_40M_CLK 0x03000000
2708#define GPT1_CLK_ROOT_FROM_PLL_AUDIO_MAIN_CLK 0x06000000
2709#define GPT1_CLK_ROOT_FROM_PLL_VIDEO_MAIN_CLK 0x04000000
2710#define GPT1_CLK_ROOT_FROM_REF_1M_CLK 0x05000000
2711#define GPT1_CLK_ROOT_FROM_EXT_CLK_1 0x07000000
2712
2713/* GPT2_CLK_ROOT */
2714#define GPT2_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2715#define GPT2_CLK_ROOT_FROM_PLL_SYS_PFD0_392M_CLK 0x02000000
2716#define GPT2_CLK_ROOT_FROM_PLL_ENET_MAIN_100M_CLK 0x01000000
2717#define GPT2_CLK_ROOT_FROM_PLL_ENET_MAIN_40M_CLK 0x03000000
2718#define GPT2_CLK_ROOT_FROM_PLL_AUDIO_MAIN_CLK 0x06000000
2719#define GPT2_CLK_ROOT_FROM_PLL_VIDEO_MAIN_CLK 0x04000000
2720#define GPT2_CLK_ROOT_FROM_REF_1M_CLK 0x05000000
2721#define GPT2_CLK_ROOT_FROM_EXT_CLK_2 0x07000000
2722
2723/* GPT3_CLK_ROOT */
2724#define GPT3_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2725#define GPT3_CLK_ROOT_FROM_PLL_SYS_PFD0_392M_CLK 0x02000000
2726#define GPT3_CLK_ROOT_FROM_PLL_ENET_MAIN_100M_CLK 0x01000000
2727#define GPT3_CLK_ROOT_FROM_PLL_ENET_MAIN_40M_CLK 0x03000000
2728#define GPT3_CLK_ROOT_FROM_PLL_AUDIO_MAIN_CLK 0x06000000
2729#define GPT3_CLK_ROOT_FROM_PLL_VIDEO_MAIN_CLK 0x04000000
2730#define GPT3_CLK_ROOT_FROM_REF_1M_CLK 0x05000000
2731#define GPT3_CLK_ROOT_FROM_EXT_CLK_3 0x07000000
2732
2733/* GPT4_CLK_ROOT */
2734#define GPT4_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2735#define GPT4_CLK_ROOT_FROM_PLL_SYS_PFD0_392M_CLK 0x02000000
2736#define GPT4_CLK_ROOT_FROM_PLL_ENET_MAIN_100M_CLK 0x01000000
2737#define GPT4_CLK_ROOT_FROM_PLL_ENET_MAIN_40M_CLK 0x03000000
2738#define GPT4_CLK_ROOT_FROM_PLL_AUDIO_MAIN_CLK 0x06000000
2739#define GPT4_CLK_ROOT_FROM_PLL_VIDEO_MAIN_CLK 0x04000000
2740#define GPT4_CLK_ROOT_FROM_REF_1M_CLK 0x05000000
2741#define GPT4_CLK_ROOT_FROM_EXT_CLK_4 0x07000000
2742
2743/* TRACE_CLK_ROOT */
2744#define TRACE_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2745#define TRACE_CLK_ROOT_FROM_PLL_DRAM_MAIN_533M_CLK 0x03000000
2746#define TRACE_CLK_ROOT_FROM_PLL_SYS_MAIN_120M_CLK 0x02000000
2747#define TRACE_CLK_ROOT_FROM_PLL_SYS_PFD2_135M_CLK 0x01000000
2748#define TRACE_CLK_ROOT_FROM_PLL_ENET_MAIN_125M_CLK 0x04000000
2749#define TRACE_CLK_ROOT_FROM_PLL_USB_MAIN_480M_CLK 0x05000000
2750#define TRACE_CLK_ROOT_FROM_EXT_CLK_1 0x06000000
2751#define TRACE_CLK_ROOT_FROM_EXT_CLK_3 0x07000000
2752
2753/* WDOG_CLK_ROOT */
2754#define WDOG_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2755#define WDOG_CLK_ROOT_FROM_PLL_DRAM_MAIN_533M_CLK 0x03000000
2756#define WDOG_CLK_ROOT_FROM_PLL_SYS_MAIN_120M_CLK 0x02000000
2757#define WDOG_CLK_ROOT_FROM_PLL_SYS_PFD1_166M_CLK 0x07000000
2758#define WDOG_CLK_ROOT_FROM_PLL_SYS_PFD2_135M_CLK 0x01000000
2759#define WDOG_CLK_ROOT_FROM_PLL_ENET_MAIN_125M_CLK 0x04000000
2760#define WDOG_CLK_ROOT_FROM_PLL_USB_MAIN_480M_CLK 0x05000000
2761#define WDOG_CLK_ROOT_FROM_REF_1M_CLK 0x06000000
2762
2763/* CSI_MCLK_CLK_ROOT */
2764#define CSI_MCLK_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2765#define CSI_MCLK_CLK_ROOT_FROM_PLL_DRAM_MAIN_533M_CLK 0x03000000
2766#define CSI_MCLK_CLK_ROOT_FROM_PLL_SYS_MAIN_120M_CLK 0x02000000
2767#define CSI_MCLK_CLK_ROOT_FROM_PLL_SYS_PFD2_135M_CLK 0x01000000
2768#define CSI_MCLK_CLK_ROOT_FROM_PLL_ENET_MAIN_125M_CLK 0x04000000
2769#define CSI_MCLK_CLK_ROOT_FROM_PLL_AUDIO_MAIN_CLK 0x05000000
2770#define CSI_MCLK_CLK_ROOT_FROM_PLL_VIDEO_MAIN_CLK 0x06000000
2771#define CSI_MCLK_CLK_ROOT_FROM_PLL_USB_MAIN_480M_CLK 0x07000000
2772
2773/* AUDIO_MCLK_CLK_ROOT */
2774#define AUDIO_MCLK_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2775#define AUDIO_MCLK_CLK_ROOT_FROM_PLL_DRAM_MAIN_533M_CLK 0x03000000
2776#define AUDIO_MCLK_CLK_ROOT_FROM_PLL_SYS_MAIN_120M_CLK 0x02000000
2777#define AUDIO_MCLK_CLK_ROOT_FROM_PLL_SYS_PFD2_135M_CLK 0x01000000
2778#define AUDIO_MCLK_CLK_ROOT_FROM_PLL_ENET_MAIN_125M_CLK 0x04000000
2779#define AUDIO_MCLK_CLK_ROOT_FROM_PLL_AUDIO_MAIN_CLK 0x05000000
2780#define AUDIO_MCLK_CLK_ROOT_FROM_PLL_VIDEO_MAIN_CLK 0x06000000
2781#define AUDIO_MCLK_CLK_ROOT_FROM_PLL_USB_MAIN_480M_CLK 0x07000000
2782
2783/* WRCLK_CLK_ROOT */
2784#define WRCLK_CLK_ROOT_FROM_OSC_24M_CLK 0x00000000
2785#define WRCLK_CLK_ROOT_FROM_PLL_DRAM_MAIN_533M_CLK 0x02000000
2786#define WRCLK_CLK_ROOT_FROM_PLL_SYS_MAIN_240M_CLK 0x04000000
2787#define WRCLK_CLK_ROOT_FROM_PLL_SYS_PFD2_270M_CLK 0x05000000
2788#define WRCLK_CLK_ROOT_FROM_PLL_SYS_PFD7_CLK 0x07000000
2789#define WRCLK_CLK_ROOT_FROM_PLL_ENET_MAIN_500M_CLK 0x06000000
2790#define WRCLK_CLK_ROOT_FROM_PLL_ENET_MAIN_40M_CLK 0x01000000
2791#define WRCLK_CLK_ROOT_FROM_PLL_USB_MAIN_480M_CLK 0x03000000
2792
2793/* IPP_DO_CLKO1 */
2794#define IPP_DO_CLKO1_FROM_OSC_24M_CLK 0x00000000
2795#define IPP_DO_CLKO1_FROM_PLL_DRAM_MAIN_533M_CLK 0x06000000
2796#define IPP_DO_CLKO1_FROM_PLL_SYS_MAIN_480M_CLK 0x01000000
2797#define IPP_DO_CLKO1_FROM_PLL_SYS_MAIN_240M_CLK 0x02000000
2798#define IPP_DO_CLKO1_FROM_PLL_SYS_PFD0_196M_CLK 0x03000000
2799#define IPP_DO_CLKO1_FROM_PLL_SYS_PFD3_CLK 0x04000000
2800#define IPP_DO_CLKO1_FROM_PLL_ENET_MAIN_500M_CLK 0x05000000
2801#define IPP_DO_CLKO1_FROM_REF_1M_CLK 0x07000000
2802
2803/* IPP_DO_CLKO2 */
2804#define IPP_DO_CLKO2_FROM_OSC_24M_CLK 0x00000000
2805#define IPP_DO_CLKO2_FROM_PLL_SYS_MAIN_240M_CLK 0x01000000
2806#define IPP_DO_CLKO2_FROM_PLL_SYS_PFD0_392M_CLK 0x02000000
2807#define IPP_DO_CLKO2_FROM_PLL_SYS_PFD1_166M_CLK 0x03000000
2808#define IPP_DO_CLKO2_FROM_PLL_SYS_PFD4_CLK 0x04000000
2809#define IPP_DO_CLKO2_FROM_PLL_AUDIO_MAIN_CLK 0x05000000
2810#define IPP_DO_CLKO2_FROM_PLL_VIDEO_MAIN_CLK 0x06000000
2811#define IPP_DO_CLKO2_FROM_OSC_32K_CLK 0x07000000
2812
2813#endif