blob: ded0717ddb7be6e5cfe335788822ba2ba011a5a7 [file] [log] [blame]
Peng Fanc47e09d2019-12-30 17:46:21 +08001/* SPDX-License-Identifier: GPL-2.0+ */
2/*
3 * Copyright 2019 NXP
4 */
5
6#ifndef __IMX8MP_EVK_H
7#define __IMX8MP_EVK_H
8
9#include <linux/sizes.h>
Simon Glassfb64e362020-05-10 11:40:09 -060010#include <linux/stringify.h>
Peng Fanc47e09d2019-12-30 17:46:21 +080011#include <asm/arch/imx-regs.h>
12
Peng Fan7be67ce2020-07-28 17:28:57 +080013#define CONFIG_SYS_BOOTM_LEN (32 * SZ_1M)
14
Peng Fanc47e09d2019-12-30 17:46:21 +080015#define CONFIG_SPL_MAX_SIZE (152 * 1024)
16#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
17#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_USE_SECTOR
18#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300
Peng Fanc47e09d2019-12-30 17:46:21 +080019#define CONFIG_SYS_UBOOT_BASE (QSPI0_AMBA_BASE + CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR * 512)
20
21#ifdef CONFIG_SPL_BUILD
22/*#define CONFIG_ENABLE_DDR_TRAINING_DEBUG*/
23#define CONFIG_SPL_LDSCRIPT "arch/arm/cpu/armv8/u-boot-spl.lds"
Peng Fan8df28af2020-05-26 20:33:50 -030024#define CONFIG_SPL_STACK 0x960000
25#define CONFIG_SPL_BSS_START_ADDR 0x0098FC00
26#define CONFIG_SPL_BSS_MAX_SIZE 0x400 /* 1 KB */
27#define CONFIG_SYS_SPL_MALLOC_START 0x42200000
28#define CONFIG_SYS_SPL_MALLOC_SIZE SZ_512K /* 512 KB */
Peng Fanc47e09d2019-12-30 17:46:21 +080029#define CONFIG_SYS_ICACHE_OFF
30#define CONFIG_SYS_DCACHE_OFF
31
Peng Fanc47e09d2019-12-30 17:46:21 +080032#define CONFIG_SPL_ABORT_ON_RAW_IMAGE
33
34#undef CONFIG_DM_MMC
35#undef CONFIG_DM_PMIC
36#undef CONFIG_DM_PMIC_PFUZE100
37
38#define CONFIG_POWER
39#define CONFIG_POWER_I2C
40#define CONFIG_POWER_PCA9450
41
42#undef CONFIG_DM_I2C
43#define CONFIG_SYS_I2C
44
45#endif
46
47/* Initial environment variables */
48#define CONFIG_EXTRA_ENV_SETTINGS \
49 "script=boot.scr\0" \
50 "image=Image\0" \
51 "console=ttymxc1,115200 earlycon=ec_imx6q,0x30890000,115200\0" \
52 "fdt_addr=0x43000000\0" \
53 "fdt_high=0xffffffffffffffff\0" \
54 "boot_fdt=try\0" \
55 "fdt_file=" CONFIG_DEFAULT_FDT_FILE "\0" \
56 "initrd_addr=0x43800000\0" \
57 "initrd_high=0xffffffffffffffff\0" \
58 "mmcdev="__stringify(CONFIG_SYS_MMC_ENV_DEV)"\0" \
59 "mmcpart=" __stringify(CONFIG_SYS_MMC_IMG_LOAD_PART) "\0" \
60 "mmcroot=" CONFIG_MMCROOT " rootwait rw\0" \
61 "mmcautodetect=yes\0" \
62 "mmcargs=setenv bootargs ${jh_clk} console=${console} root=${mmcroot}\0 " \
63 "loadbootscript=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${script};\0" \
64 "bootscript=echo Running bootscript from mmc ...; " \
65 "source\0" \
66 "loadimage=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${image}\0" \
67 "loadfdt=fatload mmc ${mmcdev}:${mmcpart} ${fdt_addr} ${fdt_file}\0" \
68 "mmcboot=echo Booting from mmc ...; " \
69 "run mmcargs; " \
70 "if test ${boot_fdt} = yes || test ${boot_fdt} = try; then " \
71 "if run loadfdt; then " \
72 "booti ${loadaddr} - ${fdt_addr}; " \
73 "else " \
74 "echo WARN: Cannot load the DT; " \
75 "fi; " \
76 "else " \
77 "echo wait for boot; " \
78 "fi;\0" \
79 "netargs=setenv bootargs ${jh_clk} console=${console} " \
80 "root=/dev/nfs " \
81 "ip=dhcp nfsroot=${serverip}:${nfsroot},v3,tcp\0" \
82 "netboot=echo Booting from net ...; " \
83 "run netargs; " \
84 "if test ${ip_dyn} = yes; then " \
85 "setenv get_cmd dhcp; " \
86 "else " \
87 "setenv get_cmd tftp; " \
88 "fi; " \
89 "${get_cmd} ${loadaddr} ${image}; " \
90 "if test ${boot_fdt} = yes || test ${boot_fdt} = try; then " \
91 "if ${get_cmd} ${fdt_addr} ${fdt_file}; then " \
92 "booti ${loadaddr} - ${fdt_addr}; " \
93 "else " \
94 "echo WARN: Cannot load the DT; " \
95 "fi; " \
96 "else " \
97 "booti; " \
98 "fi;\0"
99
100#define CONFIG_BOOTCOMMAND \
101 "mmc dev ${mmcdev}; if mmc rescan; then " \
102 "if run loadbootscript; then " \
103 "run bootscript; " \
104 "else " \
105 "if run loadimage; then " \
106 "run mmcboot; " \
107 "else run netboot; " \
108 "fi; " \
109 "fi; " \
110 "else booti ${loadaddr} - ${fdt_addr}; fi"
111
112/* Link Definitions */
113#define CONFIG_LOADADDR 0x40480000
114
115#define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
116
117#define CONFIG_SYS_INIT_RAM_ADDR 0x40000000
118#define CONFIG_SYS_INIT_RAM_SIZE 0x80000
119#define CONFIG_SYS_INIT_SP_OFFSET \
120 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
121#define CONFIG_SYS_INIT_SP_ADDR \
122 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
123
Peng Fanc47e09d2019-12-30 17:46:21 +0800124#define CONFIG_MMCROOT "/dev/mmcblk1p2" /* USDHC2 */
125
126/* Size of malloc() pool */
127#define CONFIG_SYS_MALLOC_LEN SZ_32M
128
129/* Totally 6GB DDR */
130#define CONFIG_SYS_SDRAM_BASE 0x40000000
131#define PHYS_SDRAM 0x40000000
132#define PHYS_SDRAM_SIZE 0xC0000000 /* 3 GB */
133#define PHYS_SDRAM_2 0x100000000
134#define PHYS_SDRAM_2_SIZE 0xC0000000 /* 3 GB */
135
Peng Fanc47e09d2019-12-30 17:46:21 +0800136#define CONFIG_MXC_UART_BASE UART2_BASE_ADDR
137
138/* Monitor Command Prompt */
139#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
140#define CONFIG_SYS_CBSIZE 2048
141#define CONFIG_SYS_MAXARGS 64
142#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
143#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
144 sizeof(CONFIG_SYS_PROMPT) + 16)
145
146#define CONFIG_FSL_USDHC
147
148#define CONFIG_SYS_FSL_USDHC_NUM 2
149#define CONFIG_SYS_FSL_ESDHC_ADDR 0
150
151#define CONFIG_SYS_MMC_IMG_LOAD_PART 1
152
153#define CONFIG_SYS_I2C_SPEED 100000
154
155#endif