blob: aaf9800b3723276afff5fc36ab5cde97d7742688 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Kumar Gala124b0822008-08-26 15:01:29 -05002/*
York Sun6db4fdd2018-01-29 09:44:35 -08003 * Copyright 2008-2016 Freescale Semiconductor, Inc.
Maninder Singhe8fee9a2021-10-10 09:12:16 -07004 * Copyright 2017-2021 NXP Semiconductor
Kumar Gala124b0822008-08-26 15:01:29 -05005 */
6
York Sunf0626592013-09-30 09:22:09 -07007#include <fsl_ddr_sdram.h>
Simon Glass0f2af882020-05-10 11:40:05 -06008#include <log.h>
Simon Glass4dcacfc2020-05-10 11:40:13 -06009#include <asm/bitops.h>
Kumar Gala124b0822008-08-26 15:01:29 -050010
York Sunf0626592013-09-30 09:22:09 -070011#include <fsl_ddr.h>
Kumar Gala124b0822008-08-26 15:01:29 -050012
York Sun2896cb72014-03-27 17:54:47 -070013#if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
Kim Phillips82f576f2012-10-29 13:34:37 +000014static unsigned int
York Sun2c0b62d2015-01-06 13:18:50 -080015compute_cas_latency(const unsigned int ctrl_num,
16 const dimm_params_t *dimm_params,
York Sun2896cb72014-03-27 17:54:47 -070017 common_timing_params_t *outpdimm,
18 unsigned int number_of_dimms)
Dave Liu4be87b22009-03-14 12:48:30 +080019{
20 unsigned int i;
Dave Liu4be87b22009-03-14 12:48:30 +080021 unsigned int common_caslat;
22 unsigned int caslat_actual;
23 unsigned int retry = 16;
York Sunfc63b282015-03-19 09:30:27 -070024 unsigned int tmp = ~0;
Maninder Singhe8fee9a2021-10-10 09:12:16 -070025 unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
York Sun2896cb72014-03-27 17:54:47 -070026#ifdef CONFIG_SYS_FSL_DDR3
27 const unsigned int taamax = 20000;
28#else
29 const unsigned int taamax = 18000;
30#endif
Dave Liu4be87b22009-03-14 12:48:30 +080031
32 /* compute the common CAS latency supported between slots */
York Sunfc63b282015-03-19 09:30:27 -070033 for (i = 0; i < number_of_dimms; i++) {
York Sunfa3ede52012-08-17 08:22:41 +000034 if (dimm_params[i].n_ranks)
Priyanka Jain4a717412013-09-25 10:41:19 +053035 tmp &= dimm_params[i].caslat_x;
York Sunfa3ede52012-08-17 08:22:41 +000036 }
Dave Liu4be87b22009-03-14 12:48:30 +080037 common_caslat = tmp;
38
Maninder Singhe8fee9a2021-10-10 09:12:16 -070039 if (!mclk_ps) {
40 printf("DDR clock (MCLK cycle was 0 ps), So setting it to slowest DIMM(s) (tCKmin %u ps).\n",
41 outpdimm->tckmin_x_ps);
42 mclk_ps = outpdimm->tckmin_x_ps;
43 }
44
Dave Liu4be87b22009-03-14 12:48:30 +080045 /* validate if the memory clk is in the range of dimms */
York Sun2896cb72014-03-27 17:54:47 -070046 if (mclk_ps < outpdimm->tckmin_x_ps) {
York Sunc04da042011-05-06 07:14:14 +080047 printf("DDR clock (MCLK cycle %u ps) is faster than "
48 "the slowest DIMM(s) (tCKmin %u ps) can support.\n",
York Sun2896cb72014-03-27 17:54:47 -070049 mclk_ps, outpdimm->tckmin_x_ps);
Dave Liu4be87b22009-03-14 12:48:30 +080050 }
York Sun2896cb72014-03-27 17:54:47 -070051#ifdef CONFIG_SYS_FSL_DDR4
52 if (mclk_ps > outpdimm->tckmax_ps) {
53 printf("DDR clock (MCLK cycle %u ps) is slower than DIMM(s) (tCKmax %u ps) can support.\n",
54 mclk_ps, outpdimm->tckmax_ps);
55 }
56#endif
Dave Liu4be87b22009-03-14 12:48:30 +080057 /* determine the acutal cas latency */
York Sun2896cb72014-03-27 17:54:47 -070058 caslat_actual = (outpdimm->taamin_ps + mclk_ps - 1) / mclk_ps;
Dave Liu4be87b22009-03-14 12:48:30 +080059 /* check if the dimms support the CAS latency */
60 while (!(common_caslat & (1 << caslat_actual)) && retry > 0) {
61 caslat_actual++;
62 retry--;
63 }
64 /* once the caculation of caslat_actual is completed
65 * we must verify that this CAS latency value does not
York Sun2896cb72014-03-27 17:54:47 -070066 * exceed tAAmax, which is 20 ns for all DDR3 speed grades,
67 * 18ns for all DDR4 speed grades.
Dave Liu4be87b22009-03-14 12:48:30 +080068 */
York Sun2896cb72014-03-27 17:54:47 -070069 if (caslat_actual * mclk_ps > taamax) {
Alexander Merkle0137e602016-03-17 15:44:47 +010070 printf("The chosen cas latency %d is too large\n",
71 caslat_actual);
Dave Liu4be87b22009-03-14 12:48:30 +080072 }
York Sun2896cb72014-03-27 17:54:47 -070073 outpdimm->lowest_common_spd_caslat = caslat_actual;
74 debug("lowest_common_spd_caslat is 0x%x\n", caslat_actual);
Dave Liu4be87b22009-03-14 12:48:30 +080075
76 return 0;
77}
York Sun2896cb72014-03-27 17:54:47 -070078#else /* for DDR1 and DDR2 */
79static unsigned int
York Sun2c0b62d2015-01-06 13:18:50 -080080compute_cas_latency(const unsigned int ctrl_num,
81 const dimm_params_t *dimm_params,
York Sun2896cb72014-03-27 17:54:47 -070082 common_timing_params_t *outpdimm,
83 unsigned int number_of_dimms)
84{
85 int i;
York Sun2c0b62d2015-01-06 13:18:50 -080086 const unsigned int mclk_ps = get_memory_clk_period_ps(ctrl_num);
York Sun2896cb72014-03-27 17:54:47 -070087 unsigned int lowest_good_caslat;
88 unsigned int not_ok;
89 unsigned int temp1, temp2;
90
91 debug("using mclk_ps = %u\n", mclk_ps);
92 if (mclk_ps > outpdimm->tckmax_ps) {
93 printf("Warning: DDR clock (%u ps) is slower than DIMM(s) (tCKmax %u ps)\n",
94 mclk_ps, outpdimm->tckmax_ps);
95 }
96
97 /*
98 * Compute a CAS latency suitable for all DIMMs
99 *
100 * Strategy for SPD-defined latencies: compute only
101 * CAS latency defined by all DIMMs.
102 */
103
104 /*
105 * Step 1: find CAS latency common to all DIMMs using bitwise
106 * operation.
107 */
108 temp1 = 0xFF;
109 for (i = 0; i < number_of_dimms; i++) {
110 if (dimm_params[i].n_ranks) {
111 temp2 = 0;
112 temp2 |= 1 << dimm_params[i].caslat_x;
113 temp2 |= 1 << dimm_params[i].caslat_x_minus_1;
114 temp2 |= 1 << dimm_params[i].caslat_x_minus_2;
115 /*
116 * If there was no entry for X-2 (X-1) in
117 * the SPD, then caslat_x_minus_2
118 * (caslat_x_minus_1) contains either 255 or
119 * 0xFFFFFFFF because that's what the glorious
120 * __ilog2 function returns for an input of 0.
121 * On 32-bit PowerPC, left shift counts with bit
122 * 26 set (that the value of 255 or 0xFFFFFFFF
123 * will have), cause the destination register to
124 * be 0. That is why this works.
125 */
126 temp1 &= temp2;
127 }
128 }
129
130 /*
131 * Step 2: check each common CAS latency against tCK of each
132 * DIMM's SPD.
133 */
134 lowest_good_caslat = 0;
135 temp2 = 0;
136 while (temp1) {
137 not_ok = 0;
138 temp2 = __ilog2(temp1);
139 debug("checking common caslat = %u\n", temp2);
140
141 /* Check if this CAS latency will work on all DIMMs at tCK. */
142 for (i = 0; i < number_of_dimms; i++) {
143 if (!dimm_params[i].n_ranks)
144 continue;
145
146 if (dimm_params[i].caslat_x == temp2) {
147 if (mclk_ps >= dimm_params[i].tckmin_x_ps) {
148 debug("CL = %u ok on DIMM %u at tCK=%u ps with tCKmin_X_ps of %u\n",
149 temp2, i, mclk_ps,
150 dimm_params[i].tckmin_x_ps);
151 continue;
152 } else {
153 not_ok++;
154 }
155 }
156
157 if (dimm_params[i].caslat_x_minus_1 == temp2) {
158 unsigned int tckmin_x_minus_1_ps
159 = dimm_params[i].tckmin_x_minus_1_ps;
160 if (mclk_ps >= tckmin_x_minus_1_ps) {
161 debug("CL = %u ok on DIMM %u at tCK=%u ps with tckmin_x_minus_1_ps of %u\n",
162 temp2, i, mclk_ps,
163 tckmin_x_minus_1_ps);
164 continue;
165 } else {
166 not_ok++;
167 }
168 }
169
170 if (dimm_params[i].caslat_x_minus_2 == temp2) {
171 unsigned int tckmin_x_minus_2_ps
172 = dimm_params[i].tckmin_x_minus_2_ps;
173 if (mclk_ps >= tckmin_x_minus_2_ps) {
174 debug("CL = %u ok on DIMM %u at tCK=%u ps with tckmin_x_minus_2_ps of %u\n",
175 temp2, i, mclk_ps,
176 tckmin_x_minus_2_ps);
177 continue;
178 } else {
179 not_ok++;
180 }
181 }
182 }
183
184 if (!not_ok)
185 lowest_good_caslat = temp2;
186
187 temp1 &= ~(1 << temp2);
188 }
189
190 debug("lowest common SPD-defined CAS latency = %u\n",
191 lowest_good_caslat);
192 outpdimm->lowest_common_spd_caslat = lowest_good_caslat;
193
194
195 /*
196 * Compute a common 'de-rated' CAS latency.
197 *
198 * The strategy here is to find the *highest* dereated cas latency
199 * with the assumption that all of the DIMMs will support a dereated
200 * CAS latency higher than or equal to their lowest dereated value.
201 */
202 temp1 = 0;
203 for (i = 0; i < number_of_dimms; i++)
204 temp1 = max(temp1, dimm_params[i].caslat_lowest_derated);
205
206 outpdimm->highest_common_derated_caslat = temp1;
207 debug("highest common dereated CAS latency = %u\n", temp1);
208
209 return 0;
210}
Kim Phillips82f576f2012-10-29 13:34:37 +0000211#endif
Dave Liu4be87b22009-03-14 12:48:30 +0800212
Kumar Gala124b0822008-08-26 15:01:29 -0500213/*
214 * compute_lowest_common_dimm_parameters()
215 *
216 * Determine the worst-case DIMM timing parameters from the set of DIMMs
217 * whose parameters have been computed into the array pointed to
218 * by dimm_params.
219 */
220unsigned int
York Sun2c0b62d2015-01-06 13:18:50 -0800221compute_lowest_common_dimm_parameters(const unsigned int ctrl_num,
222 const dimm_params_t *dimm_params,
Kumar Gala124b0822008-08-26 15:01:29 -0500223 common_timing_params_t *outpdimm,
York Sun98df4d12012-10-08 07:44:23 +0000224 const unsigned int number_of_dimms)
Kumar Gala124b0822008-08-26 15:01:29 -0500225{
yorkde879322010-07-02 22:25:55 +0000226 unsigned int i, j;
Kumar Gala124b0822008-08-26 15:01:29 -0500227
Priyanka Jain4a717412013-09-25 10:41:19 +0530228 unsigned int tckmin_x_ps = 0;
229 unsigned int tckmax_ps = 0xFFFFFFFF;
Priyanka Jain4a717412013-09-25 10:41:19 +0530230 unsigned int trcd_ps = 0;
231 unsigned int trp_ps = 0;
232 unsigned int tras_ps = 0;
York Sun2896cb72014-03-27 17:54:47 -0700233#if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
234 unsigned int taamin_ps = 0;
235#endif
236#ifdef CONFIG_SYS_FSL_DDR4
237 unsigned int twr_ps = 15000;
238 unsigned int trfc1_ps = 0;
239 unsigned int trfc2_ps = 0;
240 unsigned int trfc4_ps = 0;
241 unsigned int trrds_ps = 0;
242 unsigned int trrdl_ps = 0;
243 unsigned int tccdl_ps = 0;
York Sun6db4fdd2018-01-29 09:44:35 -0800244 unsigned int trfc_slr_ps = 0;
York Sun2896cb72014-03-27 17:54:47 -0700245#else
Priyanka Jain4a717412013-09-25 10:41:19 +0530246 unsigned int twr_ps = 0;
247 unsigned int twtr_ps = 0;
248 unsigned int trfc_ps = 0;
249 unsigned int trrd_ps = 0;
York Sun2896cb72014-03-27 17:54:47 -0700250 unsigned int trtp_ps = 0;
251#endif
Priyanka Jain4a717412013-09-25 10:41:19 +0530252 unsigned int trc_ps = 0;
Kumar Gala124b0822008-08-26 15:01:29 -0500253 unsigned int refresh_rate_ps = 0;
Valentin Longchamp0b810932013-10-18 11:47:20 +0200254 unsigned int extended_op_srt = 1;
York Sun2896cb72014-03-27 17:54:47 -0700255#if defined(CONFIG_SYS_FSL_DDR1) || defined(CONFIG_SYS_FSL_DDR2)
Priyanka Jain4a717412013-09-25 10:41:19 +0530256 unsigned int tis_ps = 0;
257 unsigned int tih_ps = 0;
258 unsigned int tds_ps = 0;
259 unsigned int tdh_ps = 0;
Priyanka Jain4a717412013-09-25 10:41:19 +0530260 unsigned int tdqsq_max_ps = 0;
261 unsigned int tqhs_ps = 0;
York Sun2896cb72014-03-27 17:54:47 -0700262#endif
York Sund56624f2011-01-10 12:02:56 +0000263 unsigned int temp1, temp2;
Kumar Gala124b0822008-08-26 15:01:29 -0500264 unsigned int additive_latency = 0;
Kumar Gala124b0822008-08-26 15:01:29 -0500265
266 temp1 = 0;
267 for (i = 0; i < number_of_dimms; i++) {
268 /*
269 * If there are no ranks on this DIMM,
270 * it probably doesn't exist, so skip it.
271 */
272 if (dimm_params[i].n_ranks == 0) {
273 temp1++;
274 continue;
275 }
yorkf4f93c62010-07-02 22:25:53 +0000276 if (dimm_params[i].n_ranks == 4 && i != 0) {
277 printf("Found Quad-rank DIMM in wrong bank, ignored."
278 " Software may not run as expected.\n");
279 temp1++;
280 continue;
281 }
York Sun98df4d12012-10-08 07:44:23 +0000282
283 /*
284 * check if quad-rank DIMM is plugged if
285 * CONFIG_CHIP_SELECT_QUAD_CAPABLE is not defined
286 * Only the board with proper design is capable
287 */
288#ifndef CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
yorkf4f93c62010-07-02 22:25:53 +0000289 if (dimm_params[i].n_ranks == 4 && \
290 CONFIG_CHIP_SELECTS_PER_CTRL/CONFIG_DIMM_SLOTS_PER_CTLR < 4) {
291 printf("Found Quad-rank DIMM, not able to support.");
292 temp1++;
293 continue;
294 }
York Sun98df4d12012-10-08 07:44:23 +0000295#endif
Kumar Gala124b0822008-08-26 15:01:29 -0500296 /*
Priyanka Jain4a717412013-09-25 10:41:19 +0530297 * Find minimum tckmax_ps to find fastest slow speed,
Kumar Gala124b0822008-08-26 15:01:29 -0500298 * i.e., this is the slowest the whole system can go.
299 */
Masahiro Yamadadb204642014-11-07 03:03:31 +0900300 tckmax_ps = min(tckmax_ps,
301 (unsigned int)dimm_params[i].tckmax_ps);
York Sun2896cb72014-03-27 17:54:47 -0700302#if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
Masahiro Yamadadb204642014-11-07 03:03:31 +0900303 taamin_ps = max(taamin_ps,
304 (unsigned int)dimm_params[i].taa_ps);
York Sun2896cb72014-03-27 17:54:47 -0700305#endif
Masahiro Yamadadb204642014-11-07 03:03:31 +0900306 tckmin_x_ps = max(tckmin_x_ps,
307 (unsigned int)dimm_params[i].tckmin_x_ps);
308 trcd_ps = max(trcd_ps, (unsigned int)dimm_params[i].trcd_ps);
309 trp_ps = max(trp_ps, (unsigned int)dimm_params[i].trp_ps);
310 tras_ps = max(tras_ps, (unsigned int)dimm_params[i].tras_ps);
York Sun2896cb72014-03-27 17:54:47 -0700311#ifdef CONFIG_SYS_FSL_DDR4
Masahiro Yamadadb204642014-11-07 03:03:31 +0900312 trfc1_ps = max(trfc1_ps,
313 (unsigned int)dimm_params[i].trfc1_ps);
314 trfc2_ps = max(trfc2_ps,
315 (unsigned int)dimm_params[i].trfc2_ps);
316 trfc4_ps = max(trfc4_ps,
317 (unsigned int)dimm_params[i].trfc4_ps);
318 trrds_ps = max(trrds_ps,
319 (unsigned int)dimm_params[i].trrds_ps);
320 trrdl_ps = max(trrdl_ps,
321 (unsigned int)dimm_params[i].trrdl_ps);
322 tccdl_ps = max(tccdl_ps,
323 (unsigned int)dimm_params[i].tccdl_ps);
York Sun6db4fdd2018-01-29 09:44:35 -0800324 trfc_slr_ps = max(trfc_slr_ps,
325 (unsigned int)dimm_params[i].trfc_slr_ps);
York Sun2896cb72014-03-27 17:54:47 -0700326#else
Masahiro Yamadadb204642014-11-07 03:03:31 +0900327 twr_ps = max(twr_ps, (unsigned int)dimm_params[i].twr_ps);
328 twtr_ps = max(twtr_ps, (unsigned int)dimm_params[i].twtr_ps);
329 trfc_ps = max(trfc_ps, (unsigned int)dimm_params[i].trfc_ps);
330 trrd_ps = max(trrd_ps, (unsigned int)dimm_params[i].trrd_ps);
331 trtp_ps = max(trtp_ps, (unsigned int)dimm_params[i].trtp_ps);
York Sun2896cb72014-03-27 17:54:47 -0700332#endif
Masahiro Yamadadb204642014-11-07 03:03:31 +0900333 trc_ps = max(trc_ps, (unsigned int)dimm_params[i].trc_ps);
York Sun2896cb72014-03-27 17:54:47 -0700334#if defined(CONFIG_SYS_FSL_DDR1) || defined(CONFIG_SYS_FSL_DDR2)
Masahiro Yamadadb204642014-11-07 03:03:31 +0900335 tis_ps = max(tis_ps, (unsigned int)dimm_params[i].tis_ps);
336 tih_ps = max(tih_ps, (unsigned int)dimm_params[i].tih_ps);
337 tds_ps = max(tds_ps, (unsigned int)dimm_params[i].tds_ps);
338 tdh_ps = max(tdh_ps, (unsigned int)dimm_params[i].tdh_ps);
339 tqhs_ps = max(tqhs_ps, (unsigned int)dimm_params[i].tqhs_ps);
Kumar Gala124b0822008-08-26 15:01:29 -0500340 /*
Priyanka Jain4a717412013-09-25 10:41:19 +0530341 * Find maximum tdqsq_max_ps to find slowest.
Kumar Gala124b0822008-08-26 15:01:29 -0500342 *
343 * FIXME: is finding the slowest value the correct
344 * strategy for this parameter?
345 */
Masahiro Yamadadb204642014-11-07 03:03:31 +0900346 tdqsq_max_ps = max(tdqsq_max_ps,
347 (unsigned int)dimm_params[i].tdqsq_max_ps);
York Sun2896cb72014-03-27 17:54:47 -0700348#endif
349 refresh_rate_ps = max(refresh_rate_ps,
Masahiro Yamadadb204642014-11-07 03:03:31 +0900350 (unsigned int)dimm_params[i].refresh_rate_ps);
York Sun2896cb72014-03-27 17:54:47 -0700351 /* extended_op_srt is either 0 or 1, 0 having priority */
352 extended_op_srt = min(extended_op_srt,
Masahiro Yamadadb204642014-11-07 03:03:31 +0900353 (unsigned int)dimm_params[i].extended_op_srt);
Kumar Gala124b0822008-08-26 15:01:29 -0500354 }
355
356 outpdimm->ndimms_present = number_of_dimms - temp1;
357
358 if (temp1 == number_of_dimms) {
359 debug("no dimms this memory controller\n");
360 return 0;
361 }
362
Priyanka Jain4a717412013-09-25 10:41:19 +0530363 outpdimm->tckmin_x_ps = tckmin_x_ps;
364 outpdimm->tckmax_ps = tckmax_ps;
York Sun2896cb72014-03-27 17:54:47 -0700365#if defined(CONFIG_SYS_FSL_DDR3) || defined(CONFIG_SYS_FSL_DDR4)
366 outpdimm->taamin_ps = taamin_ps;
367#endif
Priyanka Jain4a717412013-09-25 10:41:19 +0530368 outpdimm->trcd_ps = trcd_ps;
369 outpdimm->trp_ps = trp_ps;
370 outpdimm->tras_ps = tras_ps;
York Sun2896cb72014-03-27 17:54:47 -0700371#ifdef CONFIG_SYS_FSL_DDR4
372 outpdimm->trfc1_ps = trfc1_ps;
373 outpdimm->trfc2_ps = trfc2_ps;
374 outpdimm->trfc4_ps = trfc4_ps;
375 outpdimm->trrds_ps = trrds_ps;
376 outpdimm->trrdl_ps = trrdl_ps;
377 outpdimm->tccdl_ps = tccdl_ps;
York Sun6db4fdd2018-01-29 09:44:35 -0800378 outpdimm->trfc_slr_ps = trfc_slr_ps;
York Sun2896cb72014-03-27 17:54:47 -0700379#else
Priyanka Jain4a717412013-09-25 10:41:19 +0530380 outpdimm->twtr_ps = twtr_ps;
381 outpdimm->trfc_ps = trfc_ps;
382 outpdimm->trrd_ps = trrd_ps;
York Sun2896cb72014-03-27 17:54:47 -0700383 outpdimm->trtp_ps = trtp_ps;
384#endif
385 outpdimm->twr_ps = twr_ps;
Priyanka Jain4a717412013-09-25 10:41:19 +0530386 outpdimm->trc_ps = trc_ps;
Kumar Gala124b0822008-08-26 15:01:29 -0500387 outpdimm->refresh_rate_ps = refresh_rate_ps;
Valentin Longchamp0b810932013-10-18 11:47:20 +0200388 outpdimm->extended_op_srt = extended_op_srt;
York Sun2896cb72014-03-27 17:54:47 -0700389#if defined(CONFIG_SYS_FSL_DDR1) || defined(CONFIG_SYS_FSL_DDR2)
Priyanka Jain4a717412013-09-25 10:41:19 +0530390 outpdimm->tis_ps = tis_ps;
391 outpdimm->tih_ps = tih_ps;
392 outpdimm->tds_ps = tds_ps;
393 outpdimm->tdh_ps = tdh_ps;
Priyanka Jain4a717412013-09-25 10:41:19 +0530394 outpdimm->tdqsq_max_ps = tdqsq_max_ps;
395 outpdimm->tqhs_ps = tqhs_ps;
York Sun2896cb72014-03-27 17:54:47 -0700396#endif
Kumar Gala124b0822008-08-26 15:01:29 -0500397
398 /* Determine common burst length for all DIMMs. */
399 temp1 = 0xff;
400 for (i = 0; i < number_of_dimms; i++) {
401 if (dimm_params[i].n_ranks) {
402 temp1 &= dimm_params[i].burst_lengths_bitmask;
403 }
404 }
Priyanka Jain4a717412013-09-25 10:41:19 +0530405 outpdimm->all_dimms_burst_lengths_bitmask = temp1;
Kumar Gala124b0822008-08-26 15:01:29 -0500406
407 /* Determine if all DIMMs registered buffered. */
408 temp1 = temp2 = 0;
409 for (i = 0; i < number_of_dimms; i++) {
410 if (dimm_params[i].n_ranks) {
York Sunb06fcb52011-02-04 13:58:00 -0800411 if (dimm_params[i].registered_dimm) {
Kumar Gala124b0822008-08-26 15:01:29 -0500412 temp1 = 1;
Ying Zhang9ff70262013-08-16 15:16:11 +0800413#ifndef CONFIG_SPL_BUILD
York Sunb06fcb52011-02-04 13:58:00 -0800414 printf("Detected RDIMM %s\n",
415 dimm_params[i].mpart);
Ying Zhang9ff70262013-08-16 15:16:11 +0800416#endif
York Sunb06fcb52011-02-04 13:58:00 -0800417 } else {
Kumar Gala124b0822008-08-26 15:01:29 -0500418 temp2 = 1;
Ying Zhang9ff70262013-08-16 15:16:11 +0800419#ifndef CONFIG_SPL_BUILD
York Sunb06fcb52011-02-04 13:58:00 -0800420 printf("Detected UDIMM %s\n",
421 dimm_params[i].mpart);
Ying Zhang9ff70262013-08-16 15:16:11 +0800422#endif
York Sunb06fcb52011-02-04 13:58:00 -0800423 }
Pali Roháre917a0b2022-09-09 17:32:45 +0200424#ifndef CONFIG_SPL_BUILD
425 puts(" ");
426#endif
Kumar Gala124b0822008-08-26 15:01:29 -0500427 }
428 }
429
Priyanka Jain4a717412013-09-25 10:41:19 +0530430 outpdimm->all_dimms_registered = 0;
431 outpdimm->all_dimms_unbuffered = 0;
Kumar Gala124b0822008-08-26 15:01:29 -0500432 if (temp1 && !temp2) {
Priyanka Jain4a717412013-09-25 10:41:19 +0530433 outpdimm->all_dimms_registered = 1;
York Sund56624f2011-01-10 12:02:56 +0000434 } else if (!temp1 && temp2) {
Priyanka Jain4a717412013-09-25 10:41:19 +0530435 outpdimm->all_dimms_unbuffered = 1;
York Sund56624f2011-01-10 12:02:56 +0000436 } else {
Kumar Gala124b0822008-08-26 15:01:29 -0500437 printf("ERROR: Mix of registered buffered and unbuffered "
438 "DIMMs detected!\n");
439 }
440
yorkde879322010-07-02 22:25:55 +0000441 temp1 = 0;
Priyanka Jain4a717412013-09-25 10:41:19 +0530442 if (outpdimm->all_dimms_registered)
yorkde879322010-07-02 22:25:55 +0000443 for (j = 0; j < 16; j++) {
444 outpdimm->rcw[j] = dimm_params[0].rcw[j];
York Sun98df4d12012-10-08 07:44:23 +0000445 for (i = 1; i < number_of_dimms; i++) {
446 if (!dimm_params[i].n_ranks)
447 continue;
yorkde879322010-07-02 22:25:55 +0000448 if (dimm_params[i].rcw[j] != dimm_params[0].rcw[j]) {
York Sund56624f2011-01-10 12:02:56 +0000449 temp1 = 1;
yorkde879322010-07-02 22:25:55 +0000450 break;
451 }
York Sun98df4d12012-10-08 07:44:23 +0000452 }
yorkde879322010-07-02 22:25:55 +0000453 }
454
455 if (temp1 != 0)
456 printf("ERROR: Mix different RDIMM detected!\n");
457
York Sun2896cb72014-03-27 17:54:47 -0700458 /* calculate cas latency for all DDR types */
York Sun2c0b62d2015-01-06 13:18:50 -0800459 if (compute_cas_latency(ctrl_num, dimm_params,
460 outpdimm, number_of_dimms))
Dave Liu4be87b22009-03-14 12:48:30 +0800461 return 1;
Kumar Gala124b0822008-08-26 15:01:29 -0500462
463 /* Determine if all DIMMs ECC capable. */
464 temp1 = 1;
465 for (i = 0; i < number_of_dimms; i++) {
York Sunfbe65952011-03-17 11:18:10 -0700466 if (dimm_params[i].n_ranks &&
467 !(dimm_params[i].edc_config & EDC_ECC)) {
Kumar Gala124b0822008-08-26 15:01:29 -0500468 temp1 = 0;
469 break;
470 }
471 }
472 if (temp1) {
473 debug("all DIMMs ECC capable\n");
474 } else {
475 debug("Warning: not all DIMMs ECC capable, cant enable ECC\n");
476 }
Priyanka Jain4a717412013-09-25 10:41:19 +0530477 outpdimm->all_dimms_ecc_capable = temp1;
Kumar Gala124b0822008-08-26 15:01:29 -0500478
Kumar Gala124b0822008-08-26 15:01:29 -0500479 /*
480 * Compute additive latency.
481 *
482 * For DDR1, additive latency should be 0.
483 *
484 * For DDR2, with ODT enabled, use "a value" less than ACTTORW,
485 * which comes from Trcd, and also note that:
486 * add_lat + caslat must be >= 4
487 *
Dave Liu4be87b22009-03-14 12:48:30 +0800488 * For DDR3, we use the AL=0
Kumar Gala124b0822008-08-26 15:01:29 -0500489 *
490 * When to use additive latency for DDR2:
491 *
492 * I. Because you are using CL=3 and need to do ODT on writes and
493 * want functionality.
494 * 1. Are you going to use ODT? (Does your board not have
495 * additional termination circuitry for DQ, DQS, DQS_,
496 * DM, RDQS, RDQS_ for x4/x8 configs?)
497 * 2. If so, is your lowest supported CL going to be 3?
498 * 3. If so, then you must set AL=1 because
499 *
500 * WL >= 3 for ODT on writes
501 * RL = AL + CL
502 * WL = RL - 1
503 * ->
504 * WL = AL + CL - 1
505 * AL + CL - 1 >= 3
506 * AL + CL >= 4
507 * QED
508 *
509 * RL >= 3 for ODT on reads
510 * RL = AL + CL
511 *
512 * Since CL aren't usually less than 2, AL=0 is a minimum,
513 * so the WL-derived AL should be the -- FIXME?
514 *
515 * II. Because you are using auto-precharge globally and want to
516 * use additive latency (posted CAS) to get more bandwidth.
517 * 1. Are you going to use auto-precharge mode globally?
518 *
519 * Use addtivie latency and compute AL to be 1 cycle less than
520 * tRCD, i.e. the READ or WRITE command is in the cycle
521 * immediately following the ACTIVATE command..
522 *
523 * III. Because you feel like it or want to do some sort of
524 * degraded-performance experiment.
525 * 1. Do you just want to use additive latency because you feel
526 * like it?
527 *
528 * Validation: AL is less than tRCD, and within the other
529 * read-to-precharge constraints.
530 */
531
532 additive_latency = 0;
533
York Sunf0626592013-09-30 09:22:09 -0700534#if defined(CONFIG_SYS_FSL_DDR2)
York Sun2896cb72014-03-27 17:54:47 -0700535 if ((outpdimm->lowest_common_spd_caslat < 4) &&
York Sun2c0b62d2015-01-06 13:18:50 -0800536 (picos_to_mclk(ctrl_num, trcd_ps) >
537 outpdimm->lowest_common_spd_caslat)) {
538 additive_latency = picos_to_mclk(ctrl_num, trcd_ps) -
York Sun2896cb72014-03-27 17:54:47 -0700539 outpdimm->lowest_common_spd_caslat;
York Sun2c0b62d2015-01-06 13:18:50 -0800540 if (mclk_to_picos(ctrl_num, additive_latency) > trcd_ps) {
541 additive_latency = picos_to_mclk(ctrl_num, trcd_ps);
Kumar Gala124b0822008-08-26 15:01:29 -0500542 debug("setting additive_latency to %u because it was "
543 " greater than tRCD_ps\n", additive_latency);
544 }
545 }
Kumar Gala124b0822008-08-26 15:01:29 -0500546#endif
547
548 /*
549 * Validate additive latency
Kumar Gala124b0822008-08-26 15:01:29 -0500550 *
551 * AL <= tRCD(min)
552 */
York Sun2c0b62d2015-01-06 13:18:50 -0800553 if (mclk_to_picos(ctrl_num, additive_latency) > trcd_ps) {
Kumar Gala124b0822008-08-26 15:01:29 -0500554 printf("Error: invalid additive latency exceeds tRCD(min).\n");
555 return 1;
556 }
557
558 /*
559 * RL = CL + AL; RL >= 3 for ODT_RD_CFG to be enabled
560 * WL = RL - 1; WL >= 3 for ODT_WL_CFG to be enabled
561 * ADD_LAT (the register) must be set to a value less
562 * than ACTTORW if WL = 1, then AL must be set to 1
563 * RD_TO_PRE (the register) must be set to a minimum
564 * tRTP + AL if AL is nonzero
565 */
566
567 /*
568 * Additive latency will be applied only if the memctl option to
569 * use it.
570 */
571 outpdimm->additive_latency = additive_latency;
572
Priyanka Jain4a717412013-09-25 10:41:19 +0530573 debug("tCKmin_ps = %u\n", outpdimm->tckmin_x_ps);
574 debug("trcd_ps = %u\n", outpdimm->trcd_ps);
575 debug("trp_ps = %u\n", outpdimm->trp_ps);
576 debug("tras_ps = %u\n", outpdimm->tras_ps);
York Sun2896cb72014-03-27 17:54:47 -0700577#ifdef CONFIG_SYS_FSL_DDR4
578 debug("trfc1_ps = %u\n", trfc1_ps);
579 debug("trfc2_ps = %u\n", trfc2_ps);
580 debug("trfc4_ps = %u\n", trfc4_ps);
581 debug("trrds_ps = %u\n", trrds_ps);
582 debug("trrdl_ps = %u\n", trrdl_ps);
583 debug("tccdl_ps = %u\n", tccdl_ps);
York Sun6db4fdd2018-01-29 09:44:35 -0800584 debug("trfc_slr_ps = %u\n", trfc_slr_ps);
York Sun2896cb72014-03-27 17:54:47 -0700585#else
Priyanka Jain4a717412013-09-25 10:41:19 +0530586 debug("twtr_ps = %u\n", outpdimm->twtr_ps);
587 debug("trfc_ps = %u\n", outpdimm->trfc_ps);
588 debug("trrd_ps = %u\n", outpdimm->trrd_ps);
York Sun2896cb72014-03-27 17:54:47 -0700589#endif
590 debug("twr_ps = %u\n", outpdimm->twr_ps);
Priyanka Jain4a717412013-09-25 10:41:19 +0530591 debug("trc_ps = %u\n", outpdimm->trc_ps);
York Suncd077cf2012-08-17 08:22:40 +0000592
Kumar Gala124b0822008-08-26 15:01:29 -0500593 return 0;
594}