blob: be3005963229f418bba93eeb3b931968b1edde5a [file] [log] [blame]
wdenke2211742002-11-02 23:30:20 +00001/*
wdenkc8434db2003-03-26 06:55:25 +00002 * linux/include/linux/mtd/nand.h
wdenke2211742002-11-02 23:30:20 +00003 *
Christian Hitzb8a6b372011-10-12 09:32:02 +02004 * Copyright © 2000-2010 David Woodhouse <dwmw2@infradead.org>
5 * Steven J. Hill <sjhill@realitydiluted.com>
6 * Thomas Gleixner <tglx@linutronix.de>
wdenke2211742002-11-02 23:30:20 +00007 *
Heiko Schocherf5895d12014-06-24 10:10:04 +02008 * SPDX-License-Identifier: GPL-2.0+
wdenke2211742002-11-02 23:30:20 +00009 *
William Juul52c07962007-10-31 13:53:06 +010010 * Info:
11 * Contains standard defines and IDs for NAND flash devices
wdenke2211742002-11-02 23:30:20 +000012 *
William Juul52c07962007-10-31 13:53:06 +010013 * Changelog:
14 * See git changelog.
wdenke2211742002-11-02 23:30:20 +000015 */
16#ifndef __LINUX_MTD_NAND_H
17#define __LINUX_MTD_NAND_H
18
Masahiro Yamadaadae2ec2016-09-21 11:28:53 +090019#include <config.h>
William Juul52c07962007-10-31 13:53:06 +010020
Masahiro Yamadaadae2ec2016-09-21 11:28:53 +090021#include <linux/compat.h>
22#include <linux/mtd/mtd.h>
23#include <linux/mtd/flashchip.h>
24#include <linux/mtd/bbm.h>
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +010025
26struct mtd_info;
Lei Wen75bde942011-01-06 09:48:18 +080027struct nand_flash_dev;
Scott Wood52ab7ce2016-05-30 13:57:58 -050028struct device_node;
29
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +010030/* Scan and identify a NAND device */
Sascha Hauere98d1d72017-11-22 02:38:14 +090031int nand_scan(struct mtd_info *mtd, int max_chips);
Heiko Schocherf5895d12014-06-24 10:10:04 +020032/*
33 * Separate phases of nand_scan(), allowing board driver to intervene
34 * and override command or ECC setup according to flash type.
35 */
Sascha Hauere98d1d72017-11-22 02:38:14 +090036int nand_scan_ident(struct mtd_info *mtd, int max_chips,
Heiko Schocherf5895d12014-06-24 10:10:04 +020037 struct nand_flash_dev *table);
Sascha Hauere98d1d72017-11-22 02:38:14 +090038int nand_scan_tail(struct mtd_info *mtd);
William Juul52c07962007-10-31 13:53:06 +010039
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +010040/* Free resources held by the NAND device */
Sascha Hauere98d1d72017-11-22 02:38:14 +090041void nand_release(struct mtd_info *mtd);
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +010042
William Juul52c07962007-10-31 13:53:06 +010043/* Internal helper for board drivers which need to override command function */
Sascha Hauere98d1d72017-11-22 02:38:14 +090044void nand_wait_ready(struct mtd_info *mtd);
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +010045
Christian Hitzb8a6b372011-10-12 09:32:02 +020046/*
47 * This constant declares the max. oobsize / page, which
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +010048 * is supported now. If you add a chip with bigger oobsize/page
49 * adjust this accordingly.
50 */
Boris Brezillon971b0752016-06-15 21:09:26 +020051#define NAND_MAX_OOBSIZE 1664
Siva Durga Prasad Paladuguf16bd952015-04-28 18:16:03 +053052#define NAND_MAX_PAGESIZE 16384
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +010053
54/*
55 * Constants for hardware specific CLE/ALE/NCE function
William Juul52c07962007-10-31 13:53:06 +010056 *
57 * These are bits which can be or'ed to set/clear multiple
58 * bits in one go.
59 */
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +010060/* Select the chip by setting nCE to low */
William Juul52c07962007-10-31 13:53:06 +010061#define NAND_NCE 0x01
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +010062/* Select the command latch by setting CLE to high */
William Juul52c07962007-10-31 13:53:06 +010063#define NAND_CLE 0x02
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +010064/* Select the address latch by setting ALE to high */
William Juul52c07962007-10-31 13:53:06 +010065#define NAND_ALE 0x04
66
67#define NAND_CTRL_CLE (NAND_NCE | NAND_CLE)
68#define NAND_CTRL_ALE (NAND_NCE | NAND_ALE)
69#define NAND_CTRL_CHANGE 0x80
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +010070
wdenke2211742002-11-02 23:30:20 +000071/*
72 * Standard NAND flash commands
73 */
74#define NAND_CMD_READ0 0
75#define NAND_CMD_READ1 1
William Juul52c07962007-10-31 13:53:06 +010076#define NAND_CMD_RNDOUT 5
wdenke2211742002-11-02 23:30:20 +000077#define NAND_CMD_PAGEPROG 0x10
78#define NAND_CMD_READOOB 0x50
79#define NAND_CMD_ERASE1 0x60
80#define NAND_CMD_STATUS 0x70
81#define NAND_CMD_SEQIN 0x80
William Juul52c07962007-10-31 13:53:06 +010082#define NAND_CMD_RNDIN 0x85
wdenke2211742002-11-02 23:30:20 +000083#define NAND_CMD_READID 0x90
84#define NAND_CMD_ERASE2 0xd0
Christian Hitzb8a6b372011-10-12 09:32:02 +020085#define NAND_CMD_PARAM 0xec
Sergey Lapin3a38a552013-01-14 03:46:50 +000086#define NAND_CMD_GET_FEATURES 0xee
87#define NAND_CMD_SET_FEATURES 0xef
wdenke2211742002-11-02 23:30:20 +000088#define NAND_CMD_RESET 0xff
89
Christian Hitzb8a6b372011-10-12 09:32:02 +020090#define NAND_CMD_LOCK 0x2a
91#define NAND_CMD_UNLOCK1 0x23
92#define NAND_CMD_UNLOCK2 0x24
93
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +010094/* Extended commands for large page devices */
95#define NAND_CMD_READSTART 0x30
William Juul52c07962007-10-31 13:53:06 +010096#define NAND_CMD_RNDOUTSTART 0xE0
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +010097#define NAND_CMD_CACHEDPROG 0x15
98
William Juul52c07962007-10-31 13:53:06 +010099/* Extended commands for AG-AND device */
100/*
101 * Note: the command for NAND_CMD_DEPLETE1 is really 0x00 but
102 * there is no way to distinguish that from NAND_CMD_READ0
103 * until the remaining sequence of commands has been completed
104 * so add a high order bit and mask it off in the command.
105 */
106#define NAND_CMD_DEPLETE1 0x100
107#define NAND_CMD_DEPLETE2 0x38
108#define NAND_CMD_STATUS_MULTI 0x71
109#define NAND_CMD_STATUS_ERROR 0x72
110/* multi-bank error status (banks 0-3) */
111#define NAND_CMD_STATUS_ERROR0 0x73
112#define NAND_CMD_STATUS_ERROR1 0x74
113#define NAND_CMD_STATUS_ERROR2 0x75
114#define NAND_CMD_STATUS_ERROR3 0x76
115#define NAND_CMD_STATUS_RESET 0x7f
116#define NAND_CMD_STATUS_CLEAR 0xff
117
118#define NAND_CMD_NONE -1
119
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100120/* Status bits */
121#define NAND_STATUS_FAIL 0x01
122#define NAND_STATUS_FAIL_N1 0x02
123#define NAND_STATUS_TRUE_READY 0x20
124#define NAND_STATUS_READY 0x40
125#define NAND_STATUS_WP 0x80
126
127/*
128 * Constants for ECC_MODES
129 */
William Juul52c07962007-10-31 13:53:06 +0100130typedef enum {
131 NAND_ECC_NONE,
132 NAND_ECC_SOFT,
133 NAND_ECC_HW,
134 NAND_ECC_HW_SYNDROME,
Sandeep Paulrajdea40702009-08-10 13:27:56 -0400135 NAND_ECC_HW_OOB_FIRST,
Christian Hitz55f7bca2011-10-12 09:31:59 +0200136 NAND_ECC_SOFT_BCH,
William Juul52c07962007-10-31 13:53:06 +0100137} nand_ecc_modes_t;
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100138
wdenke2211742002-11-02 23:30:20 +0000139/*
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100140 * Constants for Hardware ECC
William Juul52c07962007-10-31 13:53:06 +0100141 */
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100142/* Reset Hardware ECC for read */
143#define NAND_ECC_READ 0
144/* Reset Hardware ECC for write */
145#define NAND_ECC_WRITE 1
Sergey Lapin3a38a552013-01-14 03:46:50 +0000146/* Enable Hardware ECC before syndrome is read back from flash */
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100147#define NAND_ECC_READSYN 2
148
Scott Wood52ab7ce2016-05-30 13:57:58 -0500149/*
150 * Enable generic NAND 'page erased' check. This check is only done when
151 * ecc.correct() returns -EBADMSG.
152 * Set this flag if your implementation does not fix bitflips in erased
153 * pages and you want to rely on the default implementation.
154 */
155#define NAND_ECC_GENERIC_ERASED_CHECK BIT(0)
Boris Brezillonf1a54b02017-11-22 02:38:13 +0900156#define NAND_ECC_MAXIMIZE BIT(1)
Marc Gonzalezc3a29852017-11-22 02:38:22 +0900157/*
158 * If your controller already sends the required NAND commands when
159 * reading or writing a page, then the framework is not supposed to
160 * send READ0 and SEQIN/PAGEPROG respectively.
161 */
162#define NAND_ECC_CUSTOM_PAGE_ACCESS BIT(2)
Scott Wood52ab7ce2016-05-30 13:57:58 -0500163
William Juul52c07962007-10-31 13:53:06 +0100164/* Bit mask for flags passed to do_nand_read_ecc */
165#define NAND_GET_DEVICE 0x80
166
167
Christian Hitzb8a6b372011-10-12 09:32:02 +0200168/*
169 * Option constants for bizarre disfunctionality and real
170 * features.
171 */
Sergey Lapin3a38a552013-01-14 03:46:50 +0000172/* Buswidth is 16 bit */
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100173#define NAND_BUSWIDTH_16 0x00000002
174/* Device supports partial programming without padding */
175#define NAND_NO_PADDING 0x00000004
176/* Chip has cache program function */
177#define NAND_CACHEPRG 0x00000008
178/* Chip has copy back function */
179#define NAND_COPYBACK 0x00000010
Christian Hitzb8a6b372011-10-12 09:32:02 +0200180/*
Heiko Schocherf5895d12014-06-24 10:10:04 +0200181 * Chip requires ready check on read (for auto-incremented sequential read).
182 * True only for small page devices; large page devices do not support
183 * autoincrement.
Christian Hitzb8a6b372011-10-12 09:32:02 +0200184 */
Heiko Schocherf5895d12014-06-24 10:10:04 +0200185#define NAND_NEED_READRDY 0x00000100
186
William Juul52c07962007-10-31 13:53:06 +0100187/* Chip does not allow subpage writes */
188#define NAND_NO_SUBPAGE_WRITE 0x00000200
189
Christian Hitzb8a6b372011-10-12 09:32:02 +0200190/* Device is one of 'new' xD cards that expose fake nand command set */
191#define NAND_BROKEN_XD 0x00000400
192
193/* Device behaves just like nand, but is readonly */
194#define NAND_ROM 0x00000800
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100195
Joe Hershberger7a38ffa2012-11-05 06:46:31 +0000196/* Device supports subpage reads */
Heiko Schocherf5895d12014-06-24 10:10:04 +0200197#define NAND_SUBPAGE_READ 0x00001000
Joe Hershberger7a38ffa2012-11-05 06:46:31 +0000198
Scott Wood52ab7ce2016-05-30 13:57:58 -0500199/*
200 * Some MLC NANDs need data scrambling to limit bitflips caused by repeated
201 * patterns.
202 */
203#define NAND_NEED_SCRAMBLING 0x00002000
204
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100205/* Options valid for Samsung large page devices */
Heiko Schocherf5895d12014-06-24 10:10:04 +0200206#define NAND_SAMSUNG_LP_OPTIONS NAND_CACHEPRG
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100207
208/* Macros to identify the above */
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100209#define NAND_HAS_CACHEPROG(chip) ((chip->options & NAND_CACHEPRG))
Joe Hershberger7a38ffa2012-11-05 06:46:31 +0000210#define NAND_HAS_SUBPAGE_READ(chip) ((chip->options & NAND_SUBPAGE_READ))
Marc Gonzalezc3a29852017-11-22 02:38:22 +0900211#define NAND_HAS_SUBPAGE_WRITE(chip) !((chip)->options & NAND_NO_SUBPAGE_WRITE)
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100212
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100213/* Non chip related options */
William Juul52c07962007-10-31 13:53:06 +0100214/* This option skips the bbt scan during initialization. */
Sergey Lapin3a38a552013-01-14 03:46:50 +0000215#define NAND_SKIP_BBTSCAN 0x00010000
Christian Hitzb8a6b372011-10-12 09:32:02 +0200216/*
217 * This option is defined if the board driver allocates its own buffers
218 * (e.g. because it needs them DMA-coherent).
219 */
Sergey Lapin3a38a552013-01-14 03:46:50 +0000220#define NAND_OWN_BUFFERS 0x00020000
Christian Hitzb8a6b372011-10-12 09:32:02 +0200221/* Chip may not exist, so silence any errors in scan */
Sergey Lapin3a38a552013-01-14 03:46:50 +0000222#define NAND_SCAN_SILENT_NODEV 0x00040000
Heiko Schocherf5895d12014-06-24 10:10:04 +0200223/*
224 * Autodetect nand buswidth with readid/onfi.
225 * This suppose the driver will configure the hardware in 8 bits mode
226 * when calling nand_scan_ident, and update its configuration
227 * before calling nand_scan_tail.
228 */
229#define NAND_BUSWIDTH_AUTO 0x00080000
Scott Wood52ab7ce2016-05-30 13:57:58 -0500230/*
231 * This option could be defined by controller drivers to protect against
232 * kmap'ed, vmalloc'ed highmem buffers being passed from upper layers
233 */
234#define NAND_USE_BOUNCE_BUFFER 0x00100000
Christian Hitzb8a6b372011-10-12 09:32:02 +0200235
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100236/* Options set by nand scan */
Scott Woodf2f5c9e2012-02-20 14:50:39 -0600237/* bbt has already been read */
238#define NAND_BBT_SCANNED 0x40000000
William Juul52c07962007-10-31 13:53:06 +0100239/* Nand scan has allocated controller struct */
240#define NAND_CONTROLLER_ALLOC 0x80000000
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100241
William Juul52c07962007-10-31 13:53:06 +0100242/* Cell info constants */
243#define NAND_CI_CHIPNR_MSK 0x03
244#define NAND_CI_CELLTYPE_MSK 0x0C
Heiko Schocherf5895d12014-06-24 10:10:04 +0200245#define NAND_CI_CELLTYPE_SHIFT 2
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100246
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100247/* Keep gcc happy */
248struct nand_chip;
wdenkc8434db2003-03-26 06:55:25 +0000249
Heiko Schocherf5895d12014-06-24 10:10:04 +0200250/* ONFI features */
251#define ONFI_FEATURE_16_BIT_BUS (1 << 0)
252#define ONFI_FEATURE_EXT_PARAM_PAGE (1 << 7)
253
Sergey Lapin3a38a552013-01-14 03:46:50 +0000254/* ONFI timing mode, used in both asynchronous and synchronous mode */
255#define ONFI_TIMING_MODE_0 (1 << 0)
256#define ONFI_TIMING_MODE_1 (1 << 1)
257#define ONFI_TIMING_MODE_2 (1 << 2)
258#define ONFI_TIMING_MODE_3 (1 << 3)
259#define ONFI_TIMING_MODE_4 (1 << 4)
260#define ONFI_TIMING_MODE_5 (1 << 5)
261#define ONFI_TIMING_MODE_UNKNOWN (1 << 6)
262
263/* ONFI feature address */
264#define ONFI_FEATURE_ADDR_TIMING_MODE 0x1
265
Heiko Schocherf5895d12014-06-24 10:10:04 +0200266/* Vendor-specific feature address (Micron) */
267#define ONFI_FEATURE_ADDR_READ_RETRY 0x89
268
Sergey Lapin3a38a552013-01-14 03:46:50 +0000269/* ONFI subfeature parameters length */
270#define ONFI_SUBFEATURE_PARAM_LEN 4
271
Heiko Schocherf5895d12014-06-24 10:10:04 +0200272/* ONFI optional commands SET/GET FEATURES supported? */
273#define ONFI_OPT_CMD_SET_GET_FEATURES (1 << 2)
274
Florian Fainellic98a9352011-02-25 00:01:34 +0000275struct nand_onfi_params {
276 /* rev info and features block */
277 /* 'O' 'N' 'F' 'I' */
278 u8 sig[4];
279 __le16 revision;
280 __le16 features;
281 __le16 opt_cmd;
Heiko Schocherf5895d12014-06-24 10:10:04 +0200282 u8 reserved0[2];
283 __le16 ext_param_page_length; /* since ONFI 2.1 */
284 u8 num_of_param_pages; /* since ONFI 2.1 */
285 u8 reserved1[17];
Florian Fainellic98a9352011-02-25 00:01:34 +0000286
287 /* manufacturer information block */
288 char manufacturer[12];
289 char model[20];
290 u8 jedec_id;
291 __le16 date_code;
292 u8 reserved2[13];
293
294 /* memory organization block */
295 __le32 byte_per_page;
296 __le16 spare_bytes_per_page;
297 __le32 data_bytes_per_ppage;
298 __le16 spare_bytes_per_ppage;
299 __le32 pages_per_block;
300 __le32 blocks_per_lun;
301 u8 lun_count;
302 u8 addr_cycles;
303 u8 bits_per_cell;
304 __le16 bb_per_lun;
305 __le16 block_endurance;
306 u8 guaranteed_good_blocks;
307 __le16 guaranteed_block_endurance;
308 u8 programs_per_page;
309 u8 ppage_attr;
310 u8 ecc_bits;
311 u8 interleaved_bits;
312 u8 interleaved_ops;
313 u8 reserved3[13];
314
315 /* electrical parameter block */
316 u8 io_pin_capacitance_max;
317 __le16 async_timing_mode;
318 __le16 program_cache_timing_mode;
319 __le16 t_prog;
320 __le16 t_bers;
321 __le16 t_r;
322 __le16 t_ccs;
323 __le16 src_sync_timing_mode;
Scott Wood52ab7ce2016-05-30 13:57:58 -0500324 u8 src_ssync_features;
Florian Fainellic98a9352011-02-25 00:01:34 +0000325 __le16 clk_pin_capacitance_typ;
326 __le16 io_pin_capacitance_typ;
327 __le16 input_pin_capacitance_typ;
328 u8 input_pin_capacitance_max;
Heiko Schocherf5895d12014-06-24 10:10:04 +0200329 u8 driver_strength_support;
Florian Fainellic98a9352011-02-25 00:01:34 +0000330 __le16 t_int_r;
Scott Wood52ab7ce2016-05-30 13:57:58 -0500331 __le16 t_adl;
332 u8 reserved4[8];
Florian Fainellic98a9352011-02-25 00:01:34 +0000333
334 /* vendor */
Heiko Schocherf5895d12014-06-24 10:10:04 +0200335 __le16 vendor_revision;
336 u8 vendor[88];
Florian Fainellic98a9352011-02-25 00:01:34 +0000337
338 __le16 crc;
Heiko Schocherf5895d12014-06-24 10:10:04 +0200339} __packed;
Florian Fainellic98a9352011-02-25 00:01:34 +0000340
341#define ONFI_CRC_BASE 0x4F4E
342
Heiko Schocherf5895d12014-06-24 10:10:04 +0200343/* Extended ECC information Block Definition (since ONFI 2.1) */
344struct onfi_ext_ecc_info {
345 u8 ecc_bits;
346 u8 codeword_size;
347 __le16 bb_per_lun;
348 __le16 block_endurance;
349 u8 reserved[2];
350} __packed;
351
352#define ONFI_SECTION_TYPE_0 0 /* Unused section. */
353#define ONFI_SECTION_TYPE_1 1 /* for additional sections. */
354#define ONFI_SECTION_TYPE_2 2 /* for ECC information. */
355struct onfi_ext_section {
356 u8 type;
357 u8 length;
358} __packed;
359
360#define ONFI_EXT_SECTION_MAX 8
361
362/* Extended Parameter Page Definition (since ONFI 2.1) */
363struct onfi_ext_param_page {
364 __le16 crc;
365 u8 sig[4]; /* 'E' 'P' 'P' 'S' */
366 u8 reserved0[10];
367 struct onfi_ext_section sections[ONFI_EXT_SECTION_MAX];
368
369 /*
370 * The actual size of the Extended Parameter Page is in
371 * @ext_param_page_length of nand_onfi_params{}.
372 * The following are the variable length sections.
373 * So we do not add any fields below. Please see the ONFI spec.
374 */
375} __packed;
376
377struct nand_onfi_vendor_micron {
378 u8 two_plane_read;
379 u8 read_cache;
380 u8 read_unique_id;
381 u8 dq_imped;
382 u8 dq_imped_num_settings;
383 u8 dq_imped_feat_addr;
384 u8 rb_pulldown_strength;
385 u8 rb_pulldown_strength_feat_addr;
386 u8 rb_pulldown_strength_num_settings;
387 u8 otp_mode;
388 u8 otp_page_start;
389 u8 otp_data_prot_addr;
390 u8 otp_num_pages;
391 u8 otp_feat_addr;
392 u8 read_retry_options;
393 u8 reserved[72];
394 u8 param_revision;
395} __packed;
396
Heiko Schocher081fe9e2014-07-15 16:08:43 +0200397struct jedec_ecc_info {
398 u8 ecc_bits;
399 u8 codeword_size;
400 __le16 bb_per_lun;
401 __le16 block_endurance;
402 u8 reserved[2];
403} __packed;
404
405/* JEDEC features */
406#define JEDEC_FEATURE_16_BIT_BUS (1 << 0)
407
408struct nand_jedec_params {
409 /* rev info and features block */
410 /* 'J' 'E' 'S' 'D' */
411 u8 sig[4];
412 __le16 revision;
413 __le16 features;
414 u8 opt_cmd[3];
415 __le16 sec_cmd;
416 u8 num_of_param_pages;
417 u8 reserved0[18];
418
419 /* manufacturer information block */
420 char manufacturer[12];
421 char model[20];
422 u8 jedec_id[6];
423 u8 reserved1[10];
424
425 /* memory organization block */
426 __le32 byte_per_page;
427 __le16 spare_bytes_per_page;
428 u8 reserved2[6];
429 __le32 pages_per_block;
430 __le32 blocks_per_lun;
431 u8 lun_count;
432 u8 addr_cycles;
433 u8 bits_per_cell;
434 u8 programs_per_page;
435 u8 multi_plane_addr;
436 u8 multi_plane_op_attr;
437 u8 reserved3[38];
438
439 /* electrical parameter block */
440 __le16 async_sdr_speed_grade;
441 __le16 toggle_ddr_speed_grade;
442 __le16 sync_ddr_speed_grade;
443 u8 async_sdr_features;
444 u8 toggle_ddr_features;
445 u8 sync_ddr_features;
446 __le16 t_prog;
447 __le16 t_bers;
448 __le16 t_r;
449 __le16 t_r_multi_plane;
450 __le16 t_ccs;
451 __le16 io_pin_capacitance_typ;
452 __le16 input_pin_capacitance_typ;
453 __le16 clk_pin_capacitance_typ;
454 u8 driver_strength_support;
Scott Wood52ab7ce2016-05-30 13:57:58 -0500455 __le16 t_adl;
Heiko Schocher081fe9e2014-07-15 16:08:43 +0200456 u8 reserved4[36];
457
458 /* ECC and endurance block */
459 u8 guaranteed_good_blocks;
460 __le16 guaranteed_block_endurance;
461 struct jedec_ecc_info ecc_info[4];
462 u8 reserved5[29];
463
464 /* reserved */
465 u8 reserved6[148];
466
467 /* vendor */
468 __le16 vendor_rev_num;
469 u8 reserved7[88];
470
471 /* CRC for Parameter Page */
472 __le16 crc;
473} __packed;
474
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100475/**
William Juul52c07962007-10-31 13:53:06 +0100476 * struct nand_hw_control - Control structure for hardware controller (e.g ECC generator) shared among independent devices
477 * @lock: protection lock
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100478 * @active: the mtd device which holds the controller currently
Christian Hitzb8a6b372011-10-12 09:32:02 +0200479 * @wq: wait queue to sleep on if a NAND operation is in
480 * progress used instead of the per chip wait queue
481 * when a hw controller is available.
wdenkc8434db2003-03-26 06:55:25 +0000482 */
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100483struct nand_hw_control {
Heiko Schocherf5895d12014-06-24 10:10:04 +0200484 spinlock_t lock;
485 struct nand_chip *active;
William Juul52c07962007-10-31 13:53:06 +0100486};
487
488/**
Sergey Lapin3a38a552013-01-14 03:46:50 +0000489 * struct nand_ecc_ctrl - Control structure for ECC
490 * @mode: ECC mode
491 * @steps: number of ECC steps per page
492 * @size: data bytes per ECC step
493 * @bytes: ECC bytes per step
494 * @strength: max number of correctible bits per ECC step
495 * @total: total number of ECC bytes per page
496 * @prepad: padding information for syndrome based ECC generators
497 * @postpad: padding information for syndrome based ECC generators
Scott Wood52ab7ce2016-05-30 13:57:58 -0500498 * @options: ECC specific options (see NAND_ECC_XXX flags defined above)
William Juul52c07962007-10-31 13:53:06 +0100499 * @layout: ECC layout control struct pointer
Sergey Lapin3a38a552013-01-14 03:46:50 +0000500 * @priv: pointer to private ECC control data
501 * @hwctl: function to control hardware ECC generator. Must only
William Juul52c07962007-10-31 13:53:06 +0100502 * be provided if an hardware ECC is available
Sergey Lapin3a38a552013-01-14 03:46:50 +0000503 * @calculate: function for ECC calculation or readback from ECC hardware
Scott Wood52ab7ce2016-05-30 13:57:58 -0500504 * @correct: function for ECC correction, matching to ECC generator (sw/hw).
505 * Should return a positive number representing the number of
506 * corrected bitflips, -EBADMSG if the number of bitflips exceed
507 * ECC strength, or any other error code if the error is not
508 * directly related to correction.
509 * If -EBADMSG is returned the input buffers should be left
510 * untouched.
Scott Wood3ea94ed2015-06-26 19:03:26 -0500511 * @read_page_raw: function to read a raw page without ECC. This function
512 * should hide the specific layout used by the ECC
513 * controller and always return contiguous in-band and
514 * out-of-band data even if they're not stored
515 * contiguously on the NAND chip (e.g.
516 * NAND_ECC_HW_SYNDROME interleaves in-band and
517 * out-of-band data).
518 * @write_page_raw: function to write a raw page without ECC. This function
519 * should hide the specific layout used by the ECC
520 * controller and consider the passed data as contiguous
521 * in-band and out-of-band data. ECC controller is
522 * responsible for doing the appropriate transformations
523 * to adapt to its specific layout (e.g.
524 * NAND_ECC_HW_SYNDROME interleaves in-band and
525 * out-of-band data).
Sergey Lapin3a38a552013-01-14 03:46:50 +0000526 * @read_page: function to read a page according to the ECC generator
527 * requirements; returns maximum number of bitflips corrected in
528 * any single ECC step, 0 if bitflips uncorrectable, -EIO hw error
529 * @read_subpage: function to read parts of the page covered by ECC;
530 * returns same as read_page()
Heiko Schocherf5895d12014-06-24 10:10:04 +0200531 * @write_subpage: function to write parts of the page covered by ECC.
Sergey Lapin3a38a552013-01-14 03:46:50 +0000532 * @write_page: function to write a page according to the ECC generator
Christian Hitzb8a6b372011-10-12 09:32:02 +0200533 * requirements.
Sergey Lapin3a38a552013-01-14 03:46:50 +0000534 * @write_oob_raw: function to write chip OOB data without ECC
535 * @read_oob_raw: function to read chip OOB data without ECC
William Juul52c07962007-10-31 13:53:06 +0100536 * @read_oob: function to read chip OOB data
537 * @write_oob: function to write chip OOB data
538 */
539struct nand_ecc_ctrl {
Christian Hitzb8a6b372011-10-12 09:32:02 +0200540 nand_ecc_modes_t mode;
541 int steps;
542 int size;
543 int bytes;
544 int total;
Sergey Lapin3a38a552013-01-14 03:46:50 +0000545 int strength;
Christian Hitzb8a6b372011-10-12 09:32:02 +0200546 int prepad;
547 int postpad;
Scott Wood52ab7ce2016-05-30 13:57:58 -0500548 unsigned int options;
William Juul52c07962007-10-31 13:53:06 +0100549 struct nand_ecclayout *layout;
Christian Hitzb8a6b372011-10-12 09:32:02 +0200550 void *priv;
551 void (*hwctl)(struct mtd_info *mtd, int mode);
552 int (*calculate)(struct mtd_info *mtd, const uint8_t *dat,
553 uint8_t *ecc_code);
554 int (*correct)(struct mtd_info *mtd, uint8_t *dat, uint8_t *read_ecc,
555 uint8_t *calc_ecc);
556 int (*read_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
Sergey Lapin3a38a552013-01-14 03:46:50 +0000557 uint8_t *buf, int oob_required, int page);
558 int (*write_page_raw)(struct mtd_info *mtd, struct nand_chip *chip,
Scott Wood46e13102016-05-30 13:57:57 -0500559 const uint8_t *buf, int oob_required, int page);
Christian Hitzb8a6b372011-10-12 09:32:02 +0200560 int (*read_page)(struct mtd_info *mtd, struct nand_chip *chip,
Sergey Lapin3a38a552013-01-14 03:46:50 +0000561 uint8_t *buf, int oob_required, int page);
Christian Hitzb8a6b372011-10-12 09:32:02 +0200562 int (*read_subpage)(struct mtd_info *mtd, struct nand_chip *chip,
Heiko Schocher081fe9e2014-07-15 16:08:43 +0200563 uint32_t offs, uint32_t len, uint8_t *buf, int page);
Heiko Schocherf5895d12014-06-24 10:10:04 +0200564 int (*write_subpage)(struct mtd_info *mtd, struct nand_chip *chip,
565 uint32_t offset, uint32_t data_len,
Scott Wood46e13102016-05-30 13:57:57 -0500566 const uint8_t *data_buf, int oob_required, int page);
Sergey Lapin3a38a552013-01-14 03:46:50 +0000567 int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
Scott Wood46e13102016-05-30 13:57:57 -0500568 const uint8_t *buf, int oob_required, int page);
Sergey Lapin3a38a552013-01-14 03:46:50 +0000569 int (*write_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
570 int page);
571 int (*read_oob_raw)(struct mtd_info *mtd, struct nand_chip *chip,
572 int page);
573 int (*read_oob)(struct mtd_info *mtd, struct nand_chip *chip, int page);
Christian Hitzb8a6b372011-10-12 09:32:02 +0200574 int (*write_oob)(struct mtd_info *mtd, struct nand_chip *chip,
575 int page);
William Juul52c07962007-10-31 13:53:06 +0100576};
577
Marc Gonzalezc3a29852017-11-22 02:38:22 +0900578static inline int nand_standard_page_accessors(struct nand_ecc_ctrl *ecc)
579{
580 return !(ecc->options & NAND_ECC_CUSTOM_PAGE_ACCESS);
581}
582
William Juul52c07962007-10-31 13:53:06 +0100583/**
584 * struct nand_buffers - buffer structure for read/write
Heiko Schocher081fe9e2014-07-15 16:08:43 +0200585 * @ecccalc: buffer pointer for calculated ECC, size is oobsize.
586 * @ecccode: buffer pointer for ECC read from flash, size is oobsize.
587 * @databuf: buffer pointer for data, size is (page size + oobsize).
William Juul52c07962007-10-31 13:53:06 +0100588 *
589 * Do not change the order of buffers. databuf and oobrbuf must be in
590 * consecutive order.
591 */
592struct nand_buffers {
Simon Glass78851792012-07-29 20:53:25 +0000593 uint8_t ecccalc[ALIGN(NAND_MAX_OOBSIZE, ARCH_DMA_MINALIGN)];
594 uint8_t ecccode[ALIGN(NAND_MAX_OOBSIZE, ARCH_DMA_MINALIGN)];
595 uint8_t databuf[ALIGN(NAND_MAX_PAGESIZE + NAND_MAX_OOBSIZE,
596 ARCH_DMA_MINALIGN)];
William Juul52c07962007-10-31 13:53:06 +0100597};
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100598
599/**
Sascha Hauer21825942017-11-22 02:38:16 +0900600 * struct nand_sdr_timings - SDR NAND chip timings
601 *
602 * This struct defines the timing requirements of a SDR NAND chip.
603 * These information can be found in every NAND datasheets and the timings
604 * meaning are described in the ONFI specifications:
605 * www.onfi.org/~/media/ONFI/specs/onfi_3_1_spec.pdf (chapter 4.15 Timing
606 * Parameters)
607 *
608 * All these timings are expressed in picoseconds.
609 *
Boris Brezillona947e642017-11-22 02:38:21 +0900610 * @tBERS_max: Block erase time
611 * @tCCS_min: Change column setup time
612 * @tPROG_max: Page program time
613 * @tR_max: Page read time
Sascha Hauer21825942017-11-22 02:38:16 +0900614 * @tALH_min: ALE hold time
615 * @tADL_min: ALE to data loading time
616 * @tALS_min: ALE setup time
617 * @tAR_min: ALE to RE# delay
618 * @tCEA_max: CE# access time
619 * @tCEH_min: CE# high hold time
620 * @tCH_min: CE# hold time
621 * @tCHZ_max: CE# high to output hi-Z
622 * @tCLH_min: CLE hold time
623 * @tCLR_min: CLE to RE# delay
624 * @tCLS_min: CLE setup time
625 * @tCOH_min: CE# high to output hold
626 * @tCS_min: CE# setup time
627 * @tDH_min: Data hold time
628 * @tDS_min: Data setup time
629 * @tFEAT_max: Busy time for Set Features and Get Features
630 * @tIR_min: Output hi-Z to RE# low
631 * @tITC_max: Interface and Timing Mode Change time
632 * @tRC_min: RE# cycle time
633 * @tREA_max: RE# access time
634 * @tREH_min: RE# high hold time
635 * @tRHOH_min: RE# high to output hold
636 * @tRHW_min: RE# high to WE# low
637 * @tRHZ_max: RE# high to output hi-Z
638 * @tRLOH_min: RE# low to output hold
639 * @tRP_min: RE# pulse width
640 * @tRR_min: Ready to RE# low (data only)
641 * @tRST_max: Device reset time, measured from the falling edge of R/B# to the
642 * rising edge of R/B#.
643 * @tWB_max: WE# high to SR[6] low
644 * @tWC_min: WE# cycle time
645 * @tWH_min: WE# high hold time
646 * @tWHR_min: WE# high to RE# low
647 * @tWP_min: WE# pulse width
648 * @tWW_min: WP# transition to WE# low
649 */
650struct nand_sdr_timings {
Boris Brezillona947e642017-11-22 02:38:21 +0900651 u64 tBERS_max;
652 u32 tCCS_min;
653 u64 tPROG_max;
654 u64 tR_max;
Sascha Hauer21825942017-11-22 02:38:16 +0900655 u32 tALH_min;
656 u32 tADL_min;
657 u32 tALS_min;
658 u32 tAR_min;
659 u32 tCEA_max;
660 u32 tCEH_min;
661 u32 tCH_min;
662 u32 tCHZ_max;
663 u32 tCLH_min;
664 u32 tCLR_min;
665 u32 tCLS_min;
666 u32 tCOH_min;
667 u32 tCS_min;
668 u32 tDH_min;
669 u32 tDS_min;
670 u32 tFEAT_max;
671 u32 tIR_min;
672 u32 tITC_max;
673 u32 tRC_min;
674 u32 tREA_max;
675 u32 tREH_min;
676 u32 tRHOH_min;
677 u32 tRHW_min;
678 u32 tRHZ_max;
679 u32 tRLOH_min;
680 u32 tRP_min;
681 u32 tRR_min;
682 u64 tRST_max;
683 u32 tWB_max;
684 u32 tWC_min;
685 u32 tWH_min;
686 u32 tWHR_min;
687 u32 tWP_min;
688 u32 tWW_min;
689};
690
691/**
692 * enum nand_data_interface_type - NAND interface timing type
693 * @NAND_SDR_IFACE: Single Data Rate interface
694 */
695enum nand_data_interface_type {
696 NAND_SDR_IFACE,
697};
698
699/**
700 * struct nand_data_interface - NAND interface timing
701 * @type: type of the timing
702 * @timings: The timing, type according to @type
703 */
704struct nand_data_interface {
705 enum nand_data_interface_type type;
706 union {
707 struct nand_sdr_timings sdr;
708 } timings;
709};
710
711/**
712 * nand_get_sdr_timings - get SDR timing from data interface
713 * @conf: The data interface
714 */
715static inline const struct nand_sdr_timings *
716nand_get_sdr_timings(const struct nand_data_interface *conf)
717{
718 if (conf->type != NAND_SDR_IFACE)
719 return ERR_PTR(-EINVAL);
720
721 return &conf->timings.sdr;
722}
723
724/**
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100725 * struct nand_chip - NAND Private Flash Chip Data
Scott Wood52ab7ce2016-05-30 13:57:58 -0500726 * @mtd: MTD device registered to the MTD framework
Christian Hitzb8a6b372011-10-12 09:32:02 +0200727 * @IO_ADDR_R: [BOARDSPECIFIC] address to read the 8 I/O lines of the
728 * flash device
729 * @IO_ADDR_W: [BOARDSPECIFIC] address to write the 8 I/O lines of the
730 * flash device.
Brian Norrisba6463d2016-06-15 21:09:22 +0200731 * @flash_node: [BOARDSPECIFIC] device node describing this instance
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100732 * @read_byte: [REPLACEABLE] read one byte from the chip
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100733 * @read_word: [REPLACEABLE] read one word from the chip
Heiko Schocherf5895d12014-06-24 10:10:04 +0200734 * @write_byte: [REPLACEABLE] write a single byte to the chip on the
735 * low 8 I/O lines
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100736 * @write_buf: [REPLACEABLE] write data from the buffer to the chip
737 * @read_buf: [REPLACEABLE] read data from the chip into the buffer
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100738 * @select_chip: [REPLACEABLE] select chip nr
Heiko Schocherf5895d12014-06-24 10:10:04 +0200739 * @block_bad: [REPLACEABLE] check if a block is bad, using OOB markers
740 * @block_markbad: [REPLACEABLE] mark a block bad
Christian Hitzb8a6b372011-10-12 09:32:02 +0200741 * @cmd_ctrl: [BOARDSPECIFIC] hardwarespecific function for controlling
William Juul52c07962007-10-31 13:53:06 +0100742 * ALE/CLE/nCE. Also used to write command and address
Sergey Lapin3a38a552013-01-14 03:46:50 +0000743 * @dev_ready: [BOARDSPECIFIC] hardwarespecific function for accessing
Christian Hitzb8a6b372011-10-12 09:32:02 +0200744 * device ready/busy line. If set to NULL no access to
745 * ready/busy is available and the ready/busy information
746 * is read from the chip status register.
747 * @cmdfunc: [REPLACEABLE] hardwarespecific function for writing
748 * commands to the chip.
749 * @waitfunc: [REPLACEABLE] hardwarespecific function for wait on
750 * ready.
Heiko Schocherf5895d12014-06-24 10:10:04 +0200751 * @setup_read_retry: [FLASHSPECIFIC] flash (vendor) specific function for
752 * setting the read-retry mode. Mostly needed for MLC NAND.
Sergey Lapin3a38a552013-01-14 03:46:50 +0000753 * @ecc: [BOARDSPECIFIC] ECC control structure
William Juul52c07962007-10-31 13:53:06 +0100754 * @buffers: buffer structure for read/write
755 * @hwcontrol: platform-specific hardware control structure
Scott Wood3ea94ed2015-06-26 19:03:26 -0500756 * @erase: [REPLACEABLE] erase function
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100757 * @scan_bbt: [REPLACEABLE] function to scan bad block table
Christian Hitzb8a6b372011-10-12 09:32:02 +0200758 * @chip_delay: [BOARDSPECIFIC] chip dependent delay for transferring
759 * data from array to read regs (tR).
Wolfgang Denkc80857e2006-07-21 11:56:05 +0200760 * @state: [INTERN] the current state of the NAND device
Sergey Lapin3a38a552013-01-14 03:46:50 +0000761 * @oob_poi: "poison value buffer," used for laying out OOB data
762 * before writing
Christian Hitzb8a6b372011-10-12 09:32:02 +0200763 * @page_shift: [INTERN] number of address bits in a page (column
764 * address bits).
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100765 * @phys_erase_shift: [INTERN] number of address bits in a physical eraseblock
766 * @bbt_erase_shift: [INTERN] number of address bits in a bbt entry
767 * @chip_shift: [INTERN] number of address bits in one chip
Christian Hitzb8a6b372011-10-12 09:32:02 +0200768 * @options: [BOARDSPECIFIC] various chip options. They can partly
769 * be set to inform nand_scan about special functionality.
770 * See the defines for further explanation.
Sergey Lapin3a38a552013-01-14 03:46:50 +0000771 * @bbt_options: [INTERN] bad block specific options. All options used
772 * here must come from bbm.h. By default, these options
773 * will be copied to the appropriate nand_bbt_descr's.
Christian Hitzb8a6b372011-10-12 09:32:02 +0200774 * @badblockpos: [INTERN] position of the bad block marker in the oob
775 * area.
Sergey Lapin3a38a552013-01-14 03:46:50 +0000776 * @badblockbits: [INTERN] minimum number of set bits in a good block's
777 * bad block marker position; i.e., BBM == 11110111b is
778 * not bad when badblockbits == 7
Heiko Schocherf5895d12014-06-24 10:10:04 +0200779 * @bits_per_cell: [INTERN] number of bits per cell. i.e., 1 means SLC.
780 * @ecc_strength_ds: [INTERN] ECC correctability from the datasheet.
781 * Minimum amount of bit errors per @ecc_step_ds guaranteed
782 * to be correctable. If unknown, set to zero.
783 * @ecc_step_ds: [INTERN] ECC step required by the @ecc_strength_ds,
784 * also from the datasheet. It is the recommended ECC step
785 * size, if known; if unknown, set to zero.
Scott Wood3ea94ed2015-06-26 19:03:26 -0500786 * @onfi_timing_mode_default: [INTERN] default ONFI timing mode. This field is
Boris Brezillone509cba2017-11-22 02:38:19 +0900787 * set to the actually used ONFI mode if the chip is
788 * ONFI compliant or deduced from the datasheet if
789 * the NAND chip is not ONFI compliant.
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100790 * @numchips: [INTERN] number of physical chips
791 * @chipsize: [INTERN] the size of one chip for multichip arrays
792 * @pagemask: [INTERN] page number mask = number of (pages / chip) - 1
Christian Hitzb8a6b372011-10-12 09:32:02 +0200793 * @pagebuf: [INTERN] holds the pagenumber which is currently in
794 * data_buf.
Paul Burton700a76c2013-09-04 15:16:56 +0100795 * @pagebuf_bitflips: [INTERN] holds the bitflip count for the page which is
796 * currently in data_buf.
William Juul52c07962007-10-31 13:53:06 +0100797 * @subpagesize: [INTERN] holds the subpagesize
Christian Hitzb8a6b372011-10-12 09:32:02 +0200798 * @onfi_version: [INTERN] holds the chip ONFI version (BCD encoded),
799 * non 0 if ONFI supported.
Heiko Schocher081fe9e2014-07-15 16:08:43 +0200800 * @jedec_version: [INTERN] holds the chip JEDEC version (BCD encoded),
801 * non 0 if JEDEC supported.
Christian Hitzb8a6b372011-10-12 09:32:02 +0200802 * @onfi_params: [INTERN] holds the ONFI page parameter when ONFI is
803 * supported, 0 otherwise.
Heiko Schocher081fe9e2014-07-15 16:08:43 +0200804 * @jedec_params: [INTERN] holds the JEDEC parameter page when JEDEC is
805 * supported, 0 otherwise.
Heiko Schocherf5895d12014-06-24 10:10:04 +0200806 * @read_retries: [INTERN] the number of read retry modes supported
807 * @onfi_set_features: [REPLACEABLE] set the features for ONFI nand
808 * @onfi_get_features: [REPLACEABLE] get the features for ONFI nand
Boris Brezillone509cba2017-11-22 02:38:19 +0900809 * @setup_data_interface: [OPTIONAL] setup the data interface and timing
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100810 * @bbt: [INTERN] bad block table pointer
Christian Hitzb8a6b372011-10-12 09:32:02 +0200811 * @bbt_td: [REPLACEABLE] bad block table descriptor for flash
812 * lookup.
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100813 * @bbt_md: [REPLACEABLE] bad block table mirror descriptor
Christian Hitzb8a6b372011-10-12 09:32:02 +0200814 * @badblock_pattern: [REPLACEABLE] bad block scan pattern used for initial
815 * bad block scan.
816 * @controller: [REPLACEABLE] a pointer to a hardware controller
Sergey Lapin3a38a552013-01-14 03:46:50 +0000817 * structure which is shared among multiple independent
Christian Hitzb8a6b372011-10-12 09:32:02 +0200818 * devices.
Sergey Lapin3a38a552013-01-14 03:46:50 +0000819 * @priv: [OPTIONAL] pointer to private chip data
William Juul52c07962007-10-31 13:53:06 +0100820 * @write_page: [REPLACEABLE] High-level page write function
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100821 */
wdenkc8434db2003-03-26 06:55:25 +0000822
823struct nand_chip {
Scott Wood2c1b7e12016-05-30 13:57:55 -0500824 struct mtd_info mtd;
Christian Hitzb8a6b372011-10-12 09:32:02 +0200825 void __iomem *IO_ADDR_R;
826 void __iomem *IO_ADDR_W;
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100827
Brian Norrisba6463d2016-06-15 21:09:22 +0200828 int flash_node;
829
Christian Hitzb8a6b372011-10-12 09:32:02 +0200830 uint8_t (*read_byte)(struct mtd_info *mtd);
831 u16 (*read_word)(struct mtd_info *mtd);
Heiko Schocherf5895d12014-06-24 10:10:04 +0200832 void (*write_byte)(struct mtd_info *mtd, uint8_t byte);
Christian Hitzb8a6b372011-10-12 09:32:02 +0200833 void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
834 void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
Christian Hitzb8a6b372011-10-12 09:32:02 +0200835 void (*select_chip)(struct mtd_info *mtd, int chip);
Scott Wood52ab7ce2016-05-30 13:57:58 -0500836 int (*block_bad)(struct mtd_info *mtd, loff_t ofs);
Christian Hitzb8a6b372011-10-12 09:32:02 +0200837 int (*block_markbad)(struct mtd_info *mtd, loff_t ofs);
838 void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
Christian Hitzb8a6b372011-10-12 09:32:02 +0200839 int (*dev_ready)(struct mtd_info *mtd);
840 void (*cmdfunc)(struct mtd_info *mtd, unsigned command, int column,
841 int page_addr);
842 int(*waitfunc)(struct mtd_info *mtd, struct nand_chip *this);
Scott Wood3ea94ed2015-06-26 19:03:26 -0500843 int (*erase)(struct mtd_info *mtd, int page);
Christian Hitzb8a6b372011-10-12 09:32:02 +0200844 int (*scan_bbt)(struct mtd_info *mtd);
Christian Hitzb8a6b372011-10-12 09:32:02 +0200845 int (*write_page)(struct mtd_info *mtd, struct nand_chip *chip,
Heiko Schocherf5895d12014-06-24 10:10:04 +0200846 uint32_t offset, int data_len, const uint8_t *buf,
Boris Brezillonb9bf43c2017-11-22 02:38:24 +0900847 int oob_required, int page, int raw);
Sergey Lapin3a38a552013-01-14 03:46:50 +0000848 int (*onfi_set_features)(struct mtd_info *mtd, struct nand_chip *chip,
849 int feature_addr, uint8_t *subfeature_para);
850 int (*onfi_get_features)(struct mtd_info *mtd, struct nand_chip *chip,
851 int feature_addr, uint8_t *subfeature_para);
Heiko Schocherf5895d12014-06-24 10:10:04 +0200852 int (*setup_read_retry)(struct mtd_info *mtd, int retry_mode);
Boris Brezillone509cba2017-11-22 02:38:19 +0900853 int (*setup_data_interface)(struct mtd_info *mtd,
854 const struct nand_data_interface *conf,
855 bool check_only);
856
William Juul52c07962007-10-31 13:53:06 +0100857
Christian Hitzb8a6b372011-10-12 09:32:02 +0200858 int chip_delay;
859 unsigned int options;
Sergey Lapin3a38a552013-01-14 03:46:50 +0000860 unsigned int bbt_options;
William Juul52c07962007-10-31 13:53:06 +0100861
Christian Hitzb8a6b372011-10-12 09:32:02 +0200862 int page_shift;
863 int phys_erase_shift;
864 int bbt_erase_shift;
865 int chip_shift;
866 int numchips;
867 uint64_t chipsize;
868 int pagemask;
869 int pagebuf;
Paul Burton700a76c2013-09-04 15:16:56 +0100870 unsigned int pagebuf_bitflips;
Christian Hitzb8a6b372011-10-12 09:32:02 +0200871 int subpagesize;
Heiko Schocherf5895d12014-06-24 10:10:04 +0200872 uint8_t bits_per_cell;
873 uint16_t ecc_strength_ds;
874 uint16_t ecc_step_ds;
Scott Wood3ea94ed2015-06-26 19:03:26 -0500875 int onfi_timing_mode_default;
Christian Hitzb8a6b372011-10-12 09:32:02 +0200876 int badblockpos;
877 int badblockbits;
878
879 int onfi_version;
Heiko Schocher081fe9e2014-07-15 16:08:43 +0200880 int jedec_version;
Heiko Schocherf5895d12014-06-24 10:10:04 +0200881 struct nand_onfi_params onfi_params;
Heiko Schocher081fe9e2014-07-15 16:08:43 +0200882 struct nand_jedec_params jedec_params;
883
Boris Brezillone509cba2017-11-22 02:38:19 +0900884 struct nand_data_interface *data_interface;
885
Heiko Schocherf5895d12014-06-24 10:10:04 +0200886 int read_retries;
887
888 flstate_t state;
William Juul52c07962007-10-31 13:53:06 +0100889
Christian Hitzb8a6b372011-10-12 09:32:02 +0200890 uint8_t *oob_poi;
891 struct nand_hw_control *controller;
892 struct nand_ecclayout *ecclayout;
William Juul52c07962007-10-31 13:53:06 +0100893
894 struct nand_ecc_ctrl ecc;
895 struct nand_buffers *buffers;
William Juul52c07962007-10-31 13:53:06 +0100896 struct nand_hw_control hwcontrol;
897
Christian Hitzb8a6b372011-10-12 09:32:02 +0200898 uint8_t *bbt;
899 struct nand_bbt_descr *bbt_td;
900 struct nand_bbt_descr *bbt_md;
William Juul52c07962007-10-31 13:53:06 +0100901
Christian Hitzb8a6b372011-10-12 09:32:02 +0200902 struct nand_bbt_descr *badblock_pattern;
William Juul52c07962007-10-31 13:53:06 +0100903
Christian Hitzb8a6b372011-10-12 09:32:02 +0200904 void *priv;
wdenkc8434db2003-03-26 06:55:25 +0000905};
906
Scott Wood17fed142016-05-30 13:57:56 -0500907static inline struct nand_chip *mtd_to_nand(struct mtd_info *mtd)
908{
909 return container_of(mtd, struct nand_chip, mtd);
910}
911
912static inline struct mtd_info *nand_to_mtd(struct nand_chip *chip)
913{
914 return &chip->mtd;
915}
916
917static inline void *nand_get_controller_data(struct nand_chip *chip)
918{
919 return chip->priv;
920}
921
922static inline void nand_set_controller_data(struct nand_chip *chip, void *priv)
923{
924 chip->priv = priv;
925}
926
wdenkc8434db2003-03-26 06:55:25 +0000927/*
wdenke2211742002-11-02 23:30:20 +0000928 * NAND Flash Manufacturer ID Codes
929 */
930#define NAND_MFR_TOSHIBA 0x98
931#define NAND_MFR_SAMSUNG 0xec
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100932#define NAND_MFR_FUJITSU 0x04
933#define NAND_MFR_NATIONAL 0x8f
934#define NAND_MFR_RENESAS 0x07
935#define NAND_MFR_STMICRO 0x20
William Juul52c07962007-10-31 13:53:06 +0100936#define NAND_MFR_HYNIX 0xad
Ulf Samuelsson4e788322007-05-24 12:12:47 +0200937#define NAND_MFR_MICRON 0x2c
Scott Wood3628f002008-10-24 16:20:43 -0500938#define NAND_MFR_AMD 0x01
Sergey Lapin3a38a552013-01-14 03:46:50 +0000939#define NAND_MFR_MACRONIX 0xc2
940#define NAND_MFR_EON 0x92
Heiko Schocherf5895d12014-06-24 10:10:04 +0200941#define NAND_MFR_SANDISK 0x45
942#define NAND_MFR_INTEL 0x89
Scott Wood3ea94ed2015-06-26 19:03:26 -0500943#define NAND_MFR_ATO 0x9b
Heiko Schocherf5895d12014-06-24 10:10:04 +0200944
945/* The maximum expected count of bytes in the NAND ID sequence */
946#define NAND_MAX_ID_LEN 8
947
948/*
949 * A helper for defining older NAND chips where the second ID byte fully
950 * defined the chip, including the geometry (chip size, eraseblock size, page
951 * size). All these chips have 512 bytes NAND page size.
952 */
953#define LEGACY_ID_NAND(nm, devid, chipsz, erasesz, opts) \
954 { .name = (nm), {{ .dev_id = (devid) }}, .pagesize = 512, \
955 .chipsize = (chipsz), .erasesize = (erasesz), .options = (opts) }
956
957/*
958 * A helper for defining newer chips which report their page size and
959 * eraseblock size via the extended ID bytes.
960 *
961 * The real difference between LEGACY_ID_NAND and EXTENDED_ID_NAND is that with
962 * EXTENDED_ID_NAND, manufacturers overloaded the same device ID so that the
963 * device ID now only represented a particular total chip size (and voltage,
964 * buswidth), and the page size, eraseblock size, and OOB size could vary while
965 * using the same device ID.
966 */
967#define EXTENDED_ID_NAND(nm, devid, chipsz, opts) \
968 { .name = (nm), {{ .dev_id = (devid) }}, .chipsize = (chipsz), \
969 .options = (opts) }
970
971#define NAND_ECC_INFO(_strength, _step) \
972 { .strength_ds = (_strength), .step_ds = (_step) }
973#define NAND_ECC_STRENGTH(type) ((type)->ecc.strength_ds)
974#define NAND_ECC_STEP(type) ((type)->ecc.step_ds)
wdenke2211742002-11-02 23:30:20 +0000975
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +0100976/**
977 * struct nand_flash_dev - NAND Flash Device ID Structure
Heiko Schocherf5895d12014-06-24 10:10:04 +0200978 * @name: a human-readable name of the NAND chip
979 * @dev_id: the device ID (the second byte of the full chip ID array)
980 * @mfr_id: manufecturer ID part of the full chip ID array (refers the same
981 * memory address as @id[0])
982 * @dev_id: device ID part of the full chip ID array (refers the same memory
983 * address as @id[1])
984 * @id: full device ID array
985 * @pagesize: size of the NAND page in bytes; if 0, then the real page size (as
986 * well as the eraseblock size) is determined from the extended NAND
987 * chip ID array)
988 * @chipsize: total chip size in MiB
989 * @erasesize: eraseblock size in bytes (determined from the extended ID if 0)
990 * @options: stores various chip bit options
991 * @id_len: The valid length of the @id.
992 * @oobsize: OOB size
Scott Wood3ea94ed2015-06-26 19:03:26 -0500993 * @ecc: ECC correctability and step information from the datasheet.
Heiko Schocherf5895d12014-06-24 10:10:04 +0200994 * @ecc.strength_ds: The ECC correctability from the datasheet, same as the
995 * @ecc_strength_ds in nand_chip{}.
996 * @ecc.step_ds: The ECC step required by the @ecc.strength_ds, same as the
997 * @ecc_step_ds in nand_chip{}, also from the datasheet.
998 * For example, the "4bit ECC for each 512Byte" can be set with
999 * NAND_ECC_INFO(4, 512).
Scott Wood3ea94ed2015-06-26 19:03:26 -05001000 * @onfi_timing_mode_default: the default ONFI timing mode entered after a NAND
1001 * reset. Should be deduced from timings described
1002 * in the datasheet.
1003 *
wdenke2211742002-11-02 23:30:20 +00001004 */
1005struct nand_flash_dev {
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +01001006 char *name;
Heiko Schocherf5895d12014-06-24 10:10:04 +02001007 union {
1008 struct {
1009 uint8_t mfr_id;
1010 uint8_t dev_id;
1011 };
1012 uint8_t id[NAND_MAX_ID_LEN];
1013 };
1014 unsigned int pagesize;
1015 unsigned int chipsize;
1016 unsigned int erasesize;
1017 unsigned int options;
1018 uint16_t id_len;
1019 uint16_t oobsize;
1020 struct {
1021 uint16_t strength_ds;
1022 uint16_t step_ds;
1023 } ecc;
Scott Wood3ea94ed2015-06-26 19:03:26 -05001024 int onfi_timing_mode_default;
wdenke2211742002-11-02 23:30:20 +00001025};
1026
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +01001027/**
1028 * struct nand_manufacturers - NAND Flash Manufacturer ID Structure
1029 * @name: Manufacturer name
Wolfgang Denkc80857e2006-07-21 11:56:05 +02001030 * @id: manufacturer ID code of device.
wdenkc8434db2003-03-26 06:55:25 +00001031*/
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +01001032struct nand_manufacturers {
1033 int id;
Christian Hitzb8a6b372011-10-12 09:32:02 +02001034 char *name;
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +01001035};
1036
Heiko Schocherf5895d12014-06-24 10:10:04 +02001037extern struct nand_flash_dev nand_flash_ids[];
1038extern struct nand_manufacturers nand_manuf_ids[];
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +01001039
Sascha Hauere98d1d72017-11-22 02:38:14 +09001040int nand_default_bbt(struct mtd_info *mtd);
1041int nand_markbad_bbt(struct mtd_info *mtd, loff_t offs);
1042int nand_isreserved_bbt(struct mtd_info *mtd, loff_t offs);
1043int nand_isbad_bbt(struct mtd_info *mtd, loff_t offs, int allowbbt);
1044int nand_erase_nand(struct mtd_info *mtd, struct erase_info *instr,
William Juul52c07962007-10-31 13:53:06 +01001045 int allowbbt);
Sascha Hauere98d1d72017-11-22 02:38:14 +09001046int nand_do_read(struct mtd_info *mtd, loff_t from, size_t len,
Christian Hitzb8a6b372011-10-12 09:32:02 +02001047 size_t *retlen, uint8_t *buf);
Bartlomiej Sieka582f1a32006-03-05 18:57:33 +01001048
1049/*
1050* Constants for oob configuration
1051*/
1052#define NAND_SMALL_BADBLOCK_POS 5
1053#define NAND_LARGE_BADBLOCK_POS 0
wdenkc8434db2003-03-26 06:55:25 +00001054
William Juul52c07962007-10-31 13:53:06 +01001055/**
1056 * struct platform_nand_chip - chip level device structure
1057 * @nr_chips: max. number of chips to scan for
1058 * @chip_offset: chip number offset
1059 * @nr_partitions: number of partitions pointed to by partitions (or zero)
1060 * @partitions: mtd partition list
1061 * @chip_delay: R/B delay value in us
1062 * @options: Option flags, e.g. 16bit buswidth
Sergey Lapin3a38a552013-01-14 03:46:50 +00001063 * @bbt_options: BBT option flags, e.g. NAND_BBT_USE_FLASH
William Juul52c07962007-10-31 13:53:06 +01001064 * @part_probe_types: NULL-terminated array of probe types
William Juul52c07962007-10-31 13:53:06 +01001065 */
1066struct platform_nand_chip {
Christian Hitzb8a6b372011-10-12 09:32:02 +02001067 int nr_chips;
1068 int chip_offset;
1069 int nr_partitions;
1070 struct mtd_partition *partitions;
Christian Hitzb8a6b372011-10-12 09:32:02 +02001071 int chip_delay;
1072 unsigned int options;
Sergey Lapin3a38a552013-01-14 03:46:50 +00001073 unsigned int bbt_options;
Christian Hitzb8a6b372011-10-12 09:32:02 +02001074 const char **part_probe_types;
William Juul52c07962007-10-31 13:53:06 +01001075};
1076
Christian Hitzb8a6b372011-10-12 09:32:02 +02001077/* Keep gcc happy */
1078struct platform_device;
1079
William Juul52c07962007-10-31 13:53:06 +01001080/**
1081 * struct platform_nand_ctrl - controller level device structure
Heiko Schocherf5895d12014-06-24 10:10:04 +02001082 * @probe: platform specific function to probe/setup hardware
1083 * @remove: platform specific function to remove/teardown hardware
William Juul52c07962007-10-31 13:53:06 +01001084 * @hwcontrol: platform specific hardware control structure
1085 * @dev_ready: platform specific function to read ready/busy pin
1086 * @select_chip: platform specific chip select function
1087 * @cmd_ctrl: platform specific function for controlling
1088 * ALE/CLE/nCE. Also used to write command and address
Heiko Schocherf5895d12014-06-24 10:10:04 +02001089 * @write_buf: platform specific function for write buffer
1090 * @read_buf: platform specific function for read buffer
1091 * @read_byte: platform specific function to read one byte from chip
William Juul52c07962007-10-31 13:53:06 +01001092 * @priv: private data to transport driver specific settings
1093 *
1094 * All fields are optional and depend on the hardware driver requirements
1095 */
1096struct platform_nand_ctrl {
Heiko Schocherf5895d12014-06-24 10:10:04 +02001097 int (*probe)(struct platform_device *pdev);
1098 void (*remove)(struct platform_device *pdev);
Christian Hitzb8a6b372011-10-12 09:32:02 +02001099 void (*hwcontrol)(struct mtd_info *mtd, int cmd);
1100 int (*dev_ready)(struct mtd_info *mtd);
1101 void (*select_chip)(struct mtd_info *mtd, int chip);
1102 void (*cmd_ctrl)(struct mtd_info *mtd, int dat, unsigned int ctrl);
Heiko Schocherf5895d12014-06-24 10:10:04 +02001103 void (*write_buf)(struct mtd_info *mtd, const uint8_t *buf, int len);
1104 void (*read_buf)(struct mtd_info *mtd, uint8_t *buf, int len);
Sergey Lapin3a38a552013-01-14 03:46:50 +00001105 unsigned char (*read_byte)(struct mtd_info *mtd);
Christian Hitzb8a6b372011-10-12 09:32:02 +02001106 void *priv;
William Juul52c07962007-10-31 13:53:06 +01001107};
1108
1109/**
1110 * struct platform_nand_data - container structure for platform-specific data
1111 * @chip: chip level chip structure
1112 * @ctrl: controller level device structure
1113 */
1114struct platform_nand_data {
Christian Hitzb8a6b372011-10-12 09:32:02 +02001115 struct platform_nand_chip chip;
1116 struct platform_nand_ctrl ctrl;
William Juul52c07962007-10-31 13:53:06 +01001117};
1118
Heiko Schocherf5895d12014-06-24 10:10:04 +02001119#ifdef CONFIG_SYS_NAND_ONFI_DETECTION
1120/* return the supported features. */
1121static inline int onfi_feature(struct nand_chip *chip)
1122{
1123 return chip->onfi_version ? le16_to_cpu(chip->onfi_params.features) : 0;
1124}
Simon Schwarz5a9fc192011-10-31 06:34:44 +00001125
Sergey Lapin3a38a552013-01-14 03:46:50 +00001126/* return the supported asynchronous timing mode. */
Sergey Lapin3a38a552013-01-14 03:46:50 +00001127static inline int onfi_get_async_timing_mode(struct nand_chip *chip)
1128{
1129 if (!chip->onfi_version)
1130 return ONFI_TIMING_MODE_UNKNOWN;
1131 return le16_to_cpu(chip->onfi_params.async_timing_mode);
1132}
1133
1134/* return the supported synchronous timing mode. */
1135static inline int onfi_get_sync_timing_mode(struct nand_chip *chip)
1136{
1137 if (!chip->onfi_version)
1138 return ONFI_TIMING_MODE_UNKNOWN;
1139 return le16_to_cpu(chip->onfi_params.src_sync_timing_mode);
1140}
Masahiro Yamadabe7dd142017-11-22 02:38:12 +09001141#else
1142static inline int onfi_feature(struct nand_chip *chip)
1143{
1144 return 0;
1145}
1146
1147static inline int onfi_get_async_timing_mode(struct nand_chip *chip)
1148{
1149 return ONFI_TIMING_MODE_UNKNOWN;
1150}
1151
1152static inline int onfi_get_sync_timing_mode(struct nand_chip *chip)
1153{
1154 return ONFI_TIMING_MODE_UNKNOWN;
1155}
Sergey Lapin3a38a552013-01-14 03:46:50 +00001156#endif
1157
Sascha Hauer0919fd32017-11-22 02:38:17 +09001158int onfi_init_data_interface(struct nand_chip *chip,
1159 struct nand_data_interface *iface,
1160 enum nand_data_interface_type type,
1161 int timing_mode);
1162
Heiko Schocherf5895d12014-06-24 10:10:04 +02001163/*
1164 * Check if it is a SLC nand.
1165 * The !nand_is_slc() can be used to check the MLC/TLC nand chips.
1166 * We do not distinguish the MLC and TLC now.
1167 */
1168static inline bool nand_is_slc(struct nand_chip *chip)
1169{
1170 return chip->bits_per_cell == 1;
1171}
1172
Brian Norris67675222014-05-06 00:46:17 +05301173/**
1174 * Check if the opcode's address should be sent only on the lower 8 bits
1175 * @command: opcode to check
1176 */
1177static inline int nand_opcode_8bits(unsigned int command)
1178{
David Mosberger34283f12014-05-06 00:46:18 +05301179 switch (command) {
1180 case NAND_CMD_READID:
1181 case NAND_CMD_PARAM:
1182 case NAND_CMD_GET_FEATURES:
1183 case NAND_CMD_SET_FEATURES:
1184 return 1;
1185 default:
1186 break;
1187 }
1188 return 0;
Brian Norris67675222014-05-06 00:46:17 +05301189}
1190
Heiko Schocher081fe9e2014-07-15 16:08:43 +02001191/* return the supported JEDEC features. */
1192static inline int jedec_feature(struct nand_chip *chip)
1193{
1194 return chip->jedec_version ? le16_to_cpu(chip->jedec_params.features)
1195 : 0;
1196}
1197
Heiko Schocherf5895d12014-06-24 10:10:04 +02001198/* Standard NAND functions from nand_base.c */
1199void nand_write_buf(struct mtd_info *mtd, const uint8_t *buf, int len);
1200void nand_write_buf16(struct mtd_info *mtd, const uint8_t *buf, int len);
1201void nand_read_buf(struct mtd_info *mtd, uint8_t *buf, int len);
1202void nand_read_buf16(struct mtd_info *mtd, uint8_t *buf, int len);
1203uint8_t nand_read_byte(struct mtd_info *mtd);
Scott Wood3ea94ed2015-06-26 19:03:26 -05001204
Scott Wood3ea94ed2015-06-26 19:03:26 -05001205/* get timing characteristics from ONFI timing mode. */
1206const struct nand_sdr_timings *onfi_async_timing_mode_to_sdr_timings(int mode);
Sascha Hauere8142e22017-11-22 02:38:18 +09001207/* get data interface from ONFI timing mode 0, used after reset. */
1208const struct nand_data_interface *nand_get_default_data_interface(void);
Scott Wood52ab7ce2016-05-30 13:57:58 -05001209
1210int nand_check_erased_ecc_chunk(void *data, int datalen,
1211 void *ecc, int ecclen,
1212 void *extraoob, int extraooblen,
1213 int threshold);
Sascha Hauer44ad3b92017-11-22 02:38:15 +09001214
1215/* Reset and initialize a NAND device */
Boris Brezillon7ec6dc52017-11-22 02:38:20 +09001216int nand_reset(struct nand_chip *chip, int chipnr);
Sascha Hauer44ad3b92017-11-22 02:38:15 +09001217
wdenke2211742002-11-02 23:30:20 +00001218#endif /* __LINUX_MTD_NAND_H */