blob: dbb47ccb2a73369e49a38a7b4e8e82572644c7f5 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
wdenkc4cbd342005-01-09 18:21:42 +00002/*
3 * Configuation settings for the Sentec Cobra Board.
4 *
5 * (C) Copyright 2003 Josef Baumgartner <josef.baumgartner@telex.de>
wdenkc4cbd342005-01-09 18:21:42 +00006 */
7
8/* ---
Bin Meng75574052016-02-05 19:30:11 -08009 * Version: U-Boot 1.0.0 - initial release for Sentec COBRA5272 board
wdenkc4cbd342005-01-09 18:21:42 +000010 * Date: 2004-03-29
11 * Author: Florian Schlote
12 *
13 * For a description of configuration options please refer also to the
14 * general u-boot-1.x.x/README file
15 * ---
16 */
17
18/* ---
19 * board/config.h - configuration options, board specific
20 * ---
21 */
22
23#ifndef _CONFIG_COBRA5272_H
24#define _CONFIG_COBRA5272_H
25
26/* ---
wdenkc4cbd342005-01-09 18:21:42 +000027 * Defines processor clock - important for correct timings concerning serial
28 * interface etc.
wdenkc4cbd342005-01-09 18:21:42 +000029 * ---
30 */
31
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020032#define CONFIG_SYS_CLK 66000000
33#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
wdenkc4cbd342005-01-09 18:21:42 +000034
TsiChungLiewcfa2b482007-08-15 19:41:06 -050035/* Enable Dma Timer */
36#define CONFIG_MCFTMR
wdenkc4cbd342005-01-09 18:21:42 +000037
38/* ---
39 * Define baudrate for UART1 (console output, tftp, ...)
40 * default value of CONFIG_BAUDRATE for Sentec board: 19200 baud
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020041 * CONFIG_SYS_BAUDRATE_TABLE defines values that can be selected in u-boot command
wdenkc4cbd342005-01-09 18:21:42 +000042 * interface
43 * ---
44 */
45
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020046#define CONFIG_SYS_UART_PORT (0)
wdenkc4cbd342005-01-09 18:21:42 +000047
48/* ---
49 * set "#if 0" to "#if 1" if (Hardware)-WATCHDOG should be enabled & change
50 * timeout acc. to your needs
51 * #define CONFIG_WATCHDOG_TIMEOUT x , x is timeout in milliseconds, e. g. 10000
52 * for 10 sec
53 * ---
54 */
55
56#if 0
57#define CONFIG_WATCHDOG
58#define CONFIG_WATCHDOG_TIMEOUT 10000 /* timeout in milliseconds */
59#endif
60
61/* ---
62 * CONFIG_MONITOR_IS_IN_RAM defines if u-boot is started from a different
63 * bootloader residing in flash ('chainloading'); if you want to use
64 * chainloading or want to compile a u-boot binary that can be loaded into
65 * RAM via BDM set
Wolfgang Denka1be4762008-05-20 16:00:29 +020066 * "#if 0" to "#if 1"
wdenkc4cbd342005-01-09 18:21:42 +000067 * You will need a first stage bootloader then, e. g. colilo or a working BDM
68 * cable (Background Debug Mode)
69 *
70 * Setting #if 0: u-boot will start from flash and relocate itself to RAM
71 *
Wolfgang Denk0708bc62010-10-07 21:51:12 +020072 * Please do not forget to modify the setting of CONFIG_SYS_TEXT_BASE
wdenkc4cbd342005-01-09 18:21:42 +000073 * in board/cobra5272/config.mk accordingly (#if 0: 0xffe00000; #if 1: 0x20000)
74 *
75 * ---
76 */
77
78#if 0
79#define CONFIG_MONITOR_IS_IN_RAM /* monitor is started from a preloader */
80#endif
81
82/* ---
83 * Configuration for environment
84 * Environment is embedded in u-boot in the second sector of the flash
85 * ---
86 */
87
angelo@sysam.it6312a952015-03-29 22:54:16 +020088#define LDS_BOARD_TEXT \
Simon Glass547cb402017-08-03 12:21:49 -060089 . = DEFINED(env_offset) ? env_offset : .; \
90 env/embedded.o(.text);
Jon Loeliger37ec35e2007-07-04 22:31:56 -050091
92/*
Jon Loeligere54e77a2007-07-10 09:29:01 -050093 * BOOTP options
94 */
95#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeligere54e77a2007-07-10 09:29:01 -050096
TsiChungLiewcfa2b482007-08-15 19:41:06 -050097#ifdef CONFIG_MCFFEC
TsiChung Liewb3162452008-03-30 01:22:13 -050098# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099# define CONFIG_SYS_DISCOVER_PHY
100# define CONFIG_SYS_RX_ETH_BUFFER 8
101# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200102/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
103# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiewcfa2b482007-08-15 19:41:06 -0500104# define FECDUPLEX FULL
105# define FECSPEED _100BASET
106# else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200107# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
108# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiewcfa2b482007-08-15 19:41:06 -0500109# endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiewcfa2b482007-08-15 19:41:06 -0500111#endif
wdenkc4cbd342005-01-09 18:21:42 +0000112
113/*
114 *-----------------------------------------------------------------------------
115 * Define user parameters that have to be customized most likely
116 *-----------------------------------------------------------------------------
117 */
118
119/*AUTOBOOT settings - booting images automatically by u-boot after power on*/
120
wdenkc4cbd342005-01-09 18:21:42 +0000121/* The following settings will be contained in the environment block ; if you
122want to use a neutral environment all those settings can be manually set in
123u-boot: 'set' command */
124
125#if 0
126
127#define CONFIG_BOOTCOMMAND "bootm 0xffe80000" /*Autoboto command, please
128enter a valid image address in flash */
129
wdenkc4cbd342005-01-09 18:21:42 +0000130/* User network settings */
131
wdenkc4cbd342005-01-09 18:21:42 +0000132#define CONFIG_IPADDR 192.168.100.2 /* default board IP address */
133#define CONFIG_SERVERIP 192.168.100.1 /* default tftp server IP address */
134
135#endif
136
wdenkc4cbd342005-01-09 18:21:42 +0000137/*---*/
138
wdenkc4cbd342005-01-09 18:21:42 +0000139/*
140 *-----------------------------------------------------------------------------
141 * End of user parameters to be customized
142 *-----------------------------------------------------------------------------
143 */
144
145/* ---
146 * Defines memory range for test
147 * ---
148 */
149
wdenkc4cbd342005-01-09 18:21:42 +0000150/* ---
151 * Low Level Configuration Settings
152 * (address mappings, register initial values, etc.)
153 * You should know what you are doing if you make changes here.
154 * ---
155 */
156
157/* ---
158 * Base register address
159 * ---
160 */
161
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200162#define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */
wdenkc4cbd342005-01-09 18:21:42 +0000163
164/* ---
165 * System Conf. Reg. & System Protection Reg.
166 * ---
167 */
168
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200169#define CONFIG_SYS_SCR 0x0003
170#define CONFIG_SYS_SPR 0xffff
wdenkc4cbd342005-01-09 18:21:42 +0000171
172/* ---
173 * Ethernet settings
174 * ---
175 */
176
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200177#define CONFIG_SYS_DISCOVER_PHY
178#define CONFIG_SYS_ENET_BD_BASE 0x780000
wdenkc4cbd342005-01-09 18:21:42 +0000179
180/*-----------------------------------------------------------------------
181 * Definitions for initial stack pointer and data area (in internal SRAM)
182 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200183#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200184#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in internal SRAM */
Wolfgang Denk0191e472010-10-26 14:34:52 +0200185#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200186#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenkc4cbd342005-01-09 18:21:42 +0000187
188/*-----------------------------------------------------------------------
189 * Start addresses for the final memory configuration
190 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200191 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkc4cbd342005-01-09 18:21:42 +0000192 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200193#define CONFIG_SYS_SDRAM_BASE 0x00000000
wdenkc4cbd342005-01-09 18:21:42 +0000194
195/*
196 *-------------------------------------------------------------------------
197 * RAM SIZE (is defined above)
198 *-----------------------------------------------------------------------
199 */
200
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200201/* #define CONFIG_SYS_SDRAM_SIZE 16 */
wdenkc4cbd342005-01-09 18:21:42 +0000202
203/*
204 *-----------------------------------------------------------------------
205 */
206
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200207#define CONFIG_SYS_FLASH_BASE 0xffe00000
wdenkc4cbd342005-01-09 18:21:42 +0000208
209#ifdef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200210#define CONFIG_SYS_MONITOR_BASE 0x20000
wdenkc4cbd342005-01-09 18:21:42 +0000211#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200212#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
wdenkc4cbd342005-01-09 18:21:42 +0000213#endif
214
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200215#define CONFIG_SYS_MONITOR_LEN 0x20000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200216#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
wdenkc4cbd342005-01-09 18:21:42 +0000217
218/*
219 * For booting Linux, the board info and command line data
220 * have to be in the first 8 MB of memory, since this is
221 * the maximum mapped by the Linux kernel during initialization ??
222 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200223#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenkc4cbd342005-01-09 18:21:42 +0000224
225/*-----------------------------------------------------------------------
226 * FLASH organization
227 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200228#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
229#define CONFIG_SYS_MAX_FLASH_SECT 11 /* max number of sectors on one chip */
230#define CONFIG_SYS_FLASH_ERASE_TOUT 1000 /* flash timeout */
wdenkc4cbd342005-01-09 18:21:42 +0000231
232/*-----------------------------------------------------------------------
233 * Cache Configuration
234 */
wdenkc4cbd342005-01-09 18:21:42 +0000235
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600236#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200237 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600238#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200239 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600240#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI)
241#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
242 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
243 CF_ACR_EN | CF_ACR_SM_ALL)
244#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \
245 CF_CACR_DISD | CF_CACR_INVI | \
246 CF_CACR_CEIB | CF_CACR_DCM | \
247 CF_CACR_EUSP)
248
wdenkc4cbd342005-01-09 18:21:42 +0000249/*-----------------------------------------------------------------------
250 * Memory bank definitions
251 *
252 * Please refer also to Motorola Coldfire user manual - Chapter XXX
253 * <http://e-www.motorola.com/files/dsp/doc/ref_manual/MCF5272UM.pdf>
254 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200255#define CONFIG_SYS_BR0_PRELIM 0xFFE00201
256#define CONFIG_SYS_OR0_PRELIM 0xFFE00014
wdenkc4cbd342005-01-09 18:21:42 +0000257
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200258#define CONFIG_SYS_BR1_PRELIM 0
259#define CONFIG_SYS_OR1_PRELIM 0
wdenkc4cbd342005-01-09 18:21:42 +0000260
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200261#define CONFIG_SYS_BR2_PRELIM 0
262#define CONFIG_SYS_OR2_PRELIM 0
wdenkc4cbd342005-01-09 18:21:42 +0000263
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200264#define CONFIG_SYS_BR3_PRELIM 0
265#define CONFIG_SYS_OR3_PRELIM 0
wdenkc4cbd342005-01-09 18:21:42 +0000266
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200267#define CONFIG_SYS_BR4_PRELIM 0
268#define CONFIG_SYS_OR4_PRELIM 0
wdenkc4cbd342005-01-09 18:21:42 +0000269
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200270#define CONFIG_SYS_BR5_PRELIM 0
271#define CONFIG_SYS_OR5_PRELIM 0
wdenkc4cbd342005-01-09 18:21:42 +0000272
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200273#define CONFIG_SYS_BR6_PRELIM 0
274#define CONFIG_SYS_OR6_PRELIM 0
wdenkc4cbd342005-01-09 18:21:42 +0000275
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200276#define CONFIG_SYS_BR7_PRELIM 0x00000701
277#define CONFIG_SYS_OR7_PRELIM 0xFF00007C
wdenkc4cbd342005-01-09 18:21:42 +0000278
279/*-----------------------------------------------------------------------
280 * LED config
281 */
282#define LED_STAT_0 0xffff /*all LEDs off*/
283#define LED_STAT_1 0xfffe
284#define LED_STAT_2 0xfffd
285#define LED_STAT_3 0xfffb
286#define LED_STAT_4 0xfff7
287#define LED_STAT_5 0xffef
288#define LED_STAT_6 0xffdf
289#define LED_STAT_7 0xff00 /*all LEDs on*/
290
291/*-----------------------------------------------------------------------
292 * Port configuration (GPIO)
293 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200294#define CONFIG_SYS_PACNT 0x00000000 /* PortA control reg.: All pins are external
wdenkc4cbd342005-01-09 18:21:42 +0000295GPIO*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200296#define CONFIG_SYS_PADDR 0x00FF /* PortA direction reg.: PA7 to PA0 are outputs
wdenkc4cbd342005-01-09 18:21:42 +0000297(1^=output, 0^=input) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200298#define CONFIG_SYS_PADAT LED_STAT_0 /* PortA value reg.: Turn all LED off */
299#define CONFIG_SYS_PBCNT 0x55554155 /* PortB control reg.: Ethernet/UART
wdenkc4cbd342005-01-09 18:21:42 +0000300configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200301#define CONFIG_SYS_PBDDR 0x0000 /* PortB direction: All pins configured as inputs */
302#define CONFIG_SYS_PBDAT 0x0000 /* PortB value reg. */
303#define CONFIG_SYS_PDCNT 0x00000000 /* PortD control reg. */
wdenkc4cbd342005-01-09 18:21:42 +0000304
305#endif /* _CONFIG_COBRA5272_H */