blob: 48fc8a271c2f4ddf7dff564f61874f4b17e41b66 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +05302/*
Tom Rini10e47792018-05-06 17:58:06 -04003 * Copyright 2014 Freescale Semiconductor, Inc.
Rajesh Bhagataec38012021-11-09 16:30:38 +05304 * Copyright 2020-2021 NXP
Tom Rini10e47792018-05-06 17:58:06 -04005 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +05306
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
Simon Glassfb64e362020-05-10 11:40:09 -060010#include <linux/stringify.h>
11
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053012/*
vijay rai27cdc772014-03-31 11:46:34 +053013 * T104x RDB board configuration file
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053014 */
Prabhakar Kushwahac4c10d12014-10-29 22:33:09 +053015#include <asm/config_mpc85xx.h>
16
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053017#ifdef CONFIG_RAMBOOT_PBL
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053018#define CONFIG_SPL_FLUSH_IMAGE
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053019#define CONFIG_SPL_PAD_TO 0x40000
20#define CONFIG_SPL_MAX_SIZE 0x28000
21#ifdef CONFIG_SPL_BUILD
22#define CONFIG_SPL_SKIP_RELOCATE
23#define CONFIG_SPL_COMMON_INIT_DDR
24#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053025#endif
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053026#define RESET_VECTOR_OFFSET 0x27FFC
27#define BOOT_PAGE_OFFSET 0x27000
28
Miquel Raynald0935362019-10-03 19:50:03 +020029#ifdef CONFIG_MTD_RAW_NAND
Udit Agarwald2dd2f72019-11-07 16:11:39 +000030#ifdef CONFIG_NXP_ESBC
Sumit Gargafaca2a2016-07-14 12:27:52 -040031#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
32/*
33 * HDR would be appended at end of image and copied to DDR along
34 * with U-Boot image.
35 */
36#define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) + \
37 CONFIG_U_BOOT_HDR_SIZE)
38#else
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053039#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
Sumit Gargafaca2a2016-07-14 12:27:52 -040040#endif
Tang Yuantian25ccd5d2014-07-23 17:27:53 +080041#define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000
42#define CONFIG_SYS_NAND_U_BOOT_START 0x30000000
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053043#define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053044#endif
45
46#ifdef CONFIG_SPIFLASH
Tang Yuantian25ccd5d2014-07-23 17:27:53 +080047#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053048#define CONFIG_SPL_SPI_FLASH_MINIMAL
49#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
Tang Yuantian25ccd5d2014-07-23 17:27:53 +080050#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000)
51#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053052#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053053#ifndef CONFIG_SPL_BUILD
54#define CONFIG_SYS_MPC85XX_NO_RESETVEC
55#endif
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053056#endif
57
58#ifdef CONFIG_SDCARD
Tang Yuantian25ccd5d2014-07-23 17:27:53 +080059#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053060#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
Tang Yuantian25ccd5d2014-07-23 17:27:53 +080061#define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000)
62#define CONFIG_SYS_MMC_U_BOOT_START (0x30000000)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053063#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053064#ifndef CONFIG_SPL_BUILD
65#define CONFIG_SYS_MPC85XX_NO_RESETVEC
66#endif
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +053067#endif
68
69#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053070
71/* High Level Configuration Options */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053072#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053073
Tang Yuantian856b5f32014-04-17 15:33:45 +080074/* support deep sleep */
75#define CONFIG_DEEP_SLEEP
Tang Yuantian856b5f32014-04-17 15:33:45 +080076
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053077#ifndef CONFIG_RESET_VECTOR_ADDRESS
78#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
79#endif
80
81#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sunfe845072016-12-28 08:43:45 -080082#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Robert P. J. Daya8099812016-05-03 19:52:49 -040083#define CONFIG_PCIE1 /* PCIE controller 1 */
84#define CONFIG_PCIE2 /* PCIE controller 2 */
85#define CONFIG_PCIE3 /* PCIE controller 3 */
86#define CONFIG_PCIE4 /* PCIE controller 4 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053087
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053088#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
89
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053090#if defined(CONFIG_SPIFLASH)
Miquel Raynald0935362019-10-03 19:50:03 +020091#elif defined(CONFIG_MTD_RAW_NAND)
Udit Agarwald2dd2f72019-11-07 16:11:39 +000092#ifdef CONFIG_NXP_ESBC
Sumit Gargafaca2a2016-07-14 12:27:52 -040093#define CONFIG_RAMBOOT_NAND
94#define CONFIG_BOOTSCRIPT_COPY_RAM
95#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053096#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053097
98#define CONFIG_SYS_CLK_FREQ 100000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +053099
100/*
101 * These can be toggled for performance analysis, otherwise use default.
102 */
103#define CONFIG_SYS_CACHE_STASHING
104#define CONFIG_BACKSIDE_L2_CACHE
105#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
106#define CONFIG_BTB /* toggle branch predition */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530107#ifdef CONFIG_DDR_ECC
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530108#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
109#endif
110
111#define CONFIG_ENABLE_36BIT_PHYS
112
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530113/*
114 * Config the L3 Cache as L3 SRAM
115 */
116#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
Sumit Gargafaca2a2016-07-14 12:27:52 -0400117/*
118 * For Secure Boot CONFIG_SYS_INIT_L3_ADDR will be redefined and hence
119 * Physical address (CONFIG_SYS_INIT_L3_ADDR) and virtual address
120 * (CONFIG_SYS_INIT_L3_VADDR) will be different.
121 */
122#define CONFIG_SYS_INIT_L3_VADDR 0xFFFC0000
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530123#define CONFIG_SYS_L3_SIZE 256 << 10
Sumit Gargafaca2a2016-07-14 12:27:52 -0400124#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_VADDR + 32 * 1024)
Tom Rini5cd7ece2019-11-18 20:02:10 -0500125#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530126#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
127#define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10)
128#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530129
130#define CONFIG_SYS_DCSRBAR 0xf0000000
131#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
132
133/*
134 * DDR Setup
135 */
136#define CONFIG_VERY_BIG_RAM
137#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
138#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
139
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530140#define CONFIG_DIMM_SLOTS_PER_CTLR 1
Priyanka Jain37e7f6a2014-02-26 09:38:37 +0530141#define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530142
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530143#define CONFIG_SYS_SPD_BUS_NUM 0
144#define SPD_EEPROM_ADDRESS 0x51
145
146#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
147
148/*
149 * IFC Definitions
150 */
151#define CONFIG_SYS_FLASH_BASE 0xe8000000
152#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
153
154#define CONFIG_SYS_NOR_CSPR_EXT (0xf)
155#define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \
156 CSPR_PORT_SIZE_16 | \
157 CSPR_MSEL_NOR | \
158 CSPR_V)
159#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
Sandeep Singh4fb16a12014-06-05 18:49:57 +0530160
161/*
162 * TDM Definition
163 */
164#define T1040_TDM_QUIRK_CCSR_BASE 0xfe000000
165
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530166/* NOR Flash Timing Params */
167#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
168#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
169 FTIM0_NOR_TEADC(0x5) | \
170 FTIM0_NOR_TEAHC(0x5))
171#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
172 FTIM1_NOR_TRAD_NOR(0x1A) |\
173 FTIM1_NOR_TSEQRAD_NOR(0x13))
174#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
175 FTIM2_NOR_TCH(0x4) | \
176 FTIM2_NOR_TWPH(0x0E) | \
177 FTIM2_NOR_TWP(0x1c))
178#define CONFIG_SYS_NOR_FTIM3 0x0
179
180#define CONFIG_SYS_FLASH_QUIET_TEST
181#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
182
183#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
184#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
185#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
186#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
187
188#define CONFIG_SYS_FLASH_EMPTY_INFO
189#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
190
191/* CPLD on IFC */
Prabhakar Kushwahae5e66332014-04-03 16:50:05 +0530192#define CPLD_LBMAP_MASK 0x3F
193#define CPLD_BANK_SEL_MASK 0x07
194#define CPLD_BANK_OVERRIDE 0x40
195#define CPLD_LBMAP_ALTBANK 0x44 /* BANK OR | BANK 4 */
196#define CPLD_LBMAP_DFLTBANK 0x40 /* BANK OR | BANK0 */
197#define CPLD_LBMAP_RESET 0xFF
198#define CPLD_LBMAP_SHIFT 0x03
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530199
York Sune9c8dcf2016-11-18 13:44:00 -0800200#if defined(CONFIG_TARGET_T1042RDB_PI)
Jason Jindd6377a2014-03-19 10:47:56 +0800201#define CPLD_DIU_SEL_DFP 0x80
York Sund08610d2016-11-21 11:04:34 -0800202#elif defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530203#define CPLD_DIU_SEL_DFP 0xc0
Jason Jindd6377a2014-03-19 10:47:56 +0800204#endif
Prabhakar Kushwahae5e66332014-04-03 16:50:05 +0530205
York Sun2c156012016-11-21 10:46:53 -0800206#if defined(CONFIG_TARGET_T1040D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530207#define CPLD_INT_MASK_ALL 0xFF
208#define CPLD_INT_MASK_THERM 0x80
209#define CPLD_INT_MASK_DVI_DFP 0x40
210#define CPLD_INT_MASK_QSGMII1 0x20
211#define CPLD_INT_MASK_QSGMII2 0x10
212#define CPLD_INT_MASK_SGMI1 0x08
213#define CPLD_INT_MASK_SGMI2 0x04
214#define CPLD_INT_MASK_TDMR1 0x02
215#define CPLD_INT_MASK_TDMR2 0x01
216#endif
217
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530218#define CONFIG_SYS_CPLD_BASE 0xffdf0000
219#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
Priyanka Jain9495ef32014-01-27 14:07:11 +0530220#define CONFIG_SYS_CSPR2_EXT (0xf)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530221#define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
222 | CSPR_PORT_SIZE_8 \
223 | CSPR_MSEL_GPCM \
224 | CSPR_V)
225#define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
226#define CONFIG_SYS_CSOR2 0x0
227/* CPLD Timing parameters for IFC CS2 */
228#define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
229 FTIM0_GPCM_TEADC(0x0e) | \
230 FTIM0_GPCM_TEAHC(0x0e))
231#define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
232 FTIM1_GPCM_TRAD(0x1f))
233#define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Shaohui Xiec2bc4602014-06-26 14:41:33 +0800234 FTIM2_GPCM_TCH(0x8) | \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530235 FTIM2_GPCM_TWP(0x1f))
236#define CONFIG_SYS_CS2_FTIM3 0x0
237
238/* NAND Flash on IFC */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530239#define CONFIG_SYS_NAND_BASE 0xff800000
240#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
241
242#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
243#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
244 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
245 | CSPR_MSEL_NAND /* MSEL = NAND */ \
246 | CSPR_V)
247#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
248
249#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
250 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
251 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
252 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
253 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
254 | CSOR_NAND_SPRZ_224/* Spare size = 224 */ \
255 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
256
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530257/* ONFI NAND Flash mode0 Timing Params */
258#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
259 FTIM0_NAND_TWP(0x18) | \
260 FTIM0_NAND_TWCHT(0x07) | \
261 FTIM0_NAND_TWH(0x0a))
262#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
263 FTIM1_NAND_TWBE(0x39) | \
264 FTIM1_NAND_TRR(0x0e) | \
265 FTIM1_NAND_TRP(0x18))
266#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
267 FTIM2_NAND_TREH(0x0a) | \
268 FTIM2_NAND_TWHRE(0x1e))
269#define CONFIG_SYS_NAND_FTIM3 0x0
270
271#define CONFIG_SYS_NAND_DDR_LAW 11
272#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
273#define CONFIG_SYS_MAX_NAND_DEVICE 1
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530274
Miquel Raynald0935362019-10-03 19:50:03 +0200275#if defined(CONFIG_MTD_RAW_NAND)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530276#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
277#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
278#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
279#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
280#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
281#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
282#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
283#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
284#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR_CSPR_EXT
285#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
286#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
287#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
288#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
289#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
290#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
291#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
292#else
293#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR_CSPR_EXT
294#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
295#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
296#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
297#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
298#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
299#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
300#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
301#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
302#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
303#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
304#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
305#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
306#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
307#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
308#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
309#endif
310
Prabhakar Kushwahac8d8e1a2014-04-08 19:13:56 +0530311#ifdef CONFIG_SPL_BUILD
312#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
313#else
314#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
315#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530316
317#if defined(CONFIG_RAMBOOT_PBL)
318#define CONFIG_SYS_RAMBOOT
319#endif
320
Prabhakar Kushwahac4c10d12014-10-29 22:33:09 +0530321#ifdef CONFIG_SYS_FSL_ERRATUM_A008044
Miquel Raynald0935362019-10-03 19:50:03 +0200322#if defined(CONFIG_MTD_RAW_NAND)
Prabhakar Kushwahac4c10d12014-10-29 22:33:09 +0530323#define CONFIG_A008044_WORKAROUND
324#endif
325#endif
326
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530327#define CONFIG_HWCONFIG
328
329/* define to use L1 as initial stack */
330#define CONFIG_L1_INIT_RAM
331#define CONFIG_SYS_INIT_RAM_LOCK
332#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
333#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunee7b4832015-08-17 13:31:51 -0700334#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530335/* The assembler doesn't like typecast */
336#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
337 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
338 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
339#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
340
341#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
342 GENERATED_GBL_DATA_SIZE)
343#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
344
Prabhakar Kushwahaf4027312014-03-31 15:31:48 +0530345#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530346
347/* Serial Port - controlled on board with jumper J8
348 * open - index 2
349 * shorted - index 1
350 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530351#define CONFIG_SYS_NS16550_SERIAL
352#define CONFIG_SYS_NS16550_REG_SIZE 1
353#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
354
355#define CONFIG_SYS_BAUDRATE_TABLE \
356 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
357
358#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
359#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
360#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
361#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530362
York Sund08610d2016-11-21 11:04:34 -0800363#if defined(CONFIG_TARGET_T1042RDB_PI) || defined(CONFIG_TARGET_T1042D4RDB)
Jason Jindd6377a2014-03-19 10:47:56 +0800364/* Video */
365#define CONFIG_FSL_DIU_FB
366
367#ifdef CONFIG_FSL_DIU_FB
368#define CONFIG_FSL_DIU_CH7301
369#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000)
Jason Jindd6377a2014-03-19 10:47:56 +0800370#define CONFIG_VIDEO_LOGO
371#define CONFIG_VIDEO_BMP_LOGO
372#endif
373#endif
374
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530375/* I2C */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530376
377/* I2C bus multiplexer */
378#define I2C_MUX_PCA_ADDR 0x70
379#define I2C_MUX_CH_DEFAULT 0x8
vijay rai27cdc772014-03-31 11:46:34 +0530380
York Sun097aa602016-11-21 11:25:26 -0800381#if defined(CONFIG_TARGET_T1042RDB_PI) || \
382 defined(CONFIG_TARGET_T1040D4RDB) || \
383 defined(CONFIG_TARGET_T1042D4RDB)
Jason Jindd6377a2014-03-19 10:47:56 +0800384/* LDI/DVI Encoder for display */
385#define CONFIG_SYS_I2C_LDI_ADDR 0x38
386#define CONFIG_SYS_I2C_DVI_ADDR 0x75
Biwen Li29cd2712020-05-01 20:04:21 +0800387#define CONFIG_SYS_I2C_DVI_BUS_NUM 0
Jason Jindd6377a2014-03-19 10:47:56 +0800388
vijay rai27cdc772014-03-31 11:46:34 +0530389/*
390 * RTC configuration
391 */
392#define RTC
393#define CONFIG_RTC_DS1337 1
394#define CONFIG_SYS_I2C_RTC_ADDR 0x68
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530395
vijay rai27cdc772014-03-31 11:46:34 +0530396/*DVI encoder*/
397#define CONFIG_HDMI_ENCODER_I2C_ADDR 0x75
398#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530399
400/*
401 * eSPI - Enhanced SPI
402 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530403
404/*
405 * General PCI
406 * Memory space is mapped 1-1, but I/O space must start from 0.
407 */
408
409#ifdef CONFIG_PCI
410/* controller 1, direct to uli, tgtid 3, Base address 20000 */
411#ifdef CONFIG_PCIE1
412#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530413#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530414#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530415#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530416#endif
417
418/* controller 2, Slot 2, tgtid 2, Base address 201000 */
419#ifdef CONFIG_PCIE2
420#define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530421#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530422#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530423#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530424#endif
425
426/* controller 3, Slot 1, tgtid 1, Base address 202000 */
427#ifdef CONFIG_PCIE3
428#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530429#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530430#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530431#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530432#endif
433
434/* controller 4, Base address 203000 */
435#ifdef CONFIG_PCIE4
436#define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530437#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530438#define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530439#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530440#endif
441
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530442#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530443#endif /* CONFIG_PCI */
444
445/* SATA */
446#define CONFIG_FSL_SATA_V2
447#ifdef CONFIG_FSL_SATA_V2
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530448#define CONFIG_SYS_SATA_MAX_DEVICE 1
449#define CONFIG_SATA1
450#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
451#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
452
453#define CONFIG_LBA48
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530454#endif
455
456/*
457* USB
458*/
459#define CONFIG_HAS_FSL_DR_USB
460
461#ifdef CONFIG_HAS_FSL_DR_USB
Tom Riniceed5d22017-05-12 22:33:27 -0400462#ifdef CONFIG_USB_EHCI_HCD
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530463#define CONFIG_USB_EHCI_FSL
464#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530465#endif
466#endif
467
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530468#ifdef CONFIG_MMC
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530469#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530470#endif
471
472/* Qman/Bman */
473#ifndef CONFIG_NOBQFMAN
Jeffrey Ladouceurf9c39742014-12-03 18:08:43 -0500474#define CONFIG_SYS_BMAN_NUM_PORTALS 10
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530475#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
476#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
477#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500478#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
479#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
480#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
481#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
482#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
483 CONFIG_SYS_BMAN_CENA_SIZE)
484#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
485#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Jeffrey Ladouceurf9c39742014-12-03 18:08:43 -0500486#define CONFIG_SYS_QMAN_NUM_PORTALS 10
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530487#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
488#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
489#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceurff2c6462014-12-08 14:54:01 -0500490#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
491#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
492#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
493#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
494#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
495 CONFIG_SYS_QMAN_CENA_SIZE)
496#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
497#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530498
499#define CONFIG_SYS_DPAA_FMAN
500#define CONFIG_SYS_DPAA_PME
501
Zhao Qiang3c494242014-03-14 10:11:03 +0800502#define CONFIG_U_QE
503
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530504#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
505#endif /* CONFIG_NOBQFMAN */
506
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530507#ifdef CONFIG_FMAN_ENET
York Sun5e471552016-11-21 11:08:49 -0800508#if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1042RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530509#define CONFIG_SYS_SGMII1_PHY_ADDR 0x03
York Sun2c156012016-11-21 10:46:53 -0800510#elif defined(CONFIG_TARGET_T1040D4RDB)
Codrin Ciubotariud456ea12015-10-12 16:33:13 +0300511#define CONFIG_SYS_SGMII1_PHY_ADDR 0x01
York Sund08610d2016-11-21 11:04:34 -0800512#elif defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530513#define CONFIG_SYS_SGMII1_PHY_ADDR 0x02
514#define CONFIG_SYS_SGMII2_PHY_ADDR 0x03
515#define CONFIG_SYS_SGMII3_PHY_ADDR 0x01
516#endif
517
York Sun097aa602016-11-21 11:25:26 -0800518#if defined(CONFIG_TARGET_T1040D4RDB) || defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530519#define CONFIG_SYS_RGMII1_PHY_ADDR 0x04
520#define CONFIG_SYS_RGMII2_PHY_ADDR 0x05
521#else
522#define CONFIG_SYS_RGMII1_PHY_ADDR 0x01
523#define CONFIG_SYS_RGMII2_PHY_ADDR 0x02
vijay rai27cdc772014-03-31 11:46:34 +0530524#endif
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530525
Codrin Ciubotariub29e5e22015-01-21 11:54:12 +0200526/* Enable VSC9953 L2 Switch driver on T1040 SoC */
York Sun37cdf5d2016-11-18 13:31:27 -0800527#if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1040D4RDB)
Codrin Ciubotariub29e5e22015-01-21 11:54:12 +0200528#define CONFIG_VSC9953
York Sun37cdf5d2016-11-18 13:31:27 -0800529#ifdef CONFIG_TARGET_T1040RDB
Codrin Ciubotariub29e5e22015-01-21 11:54:12 +0200530#define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x04
531#define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x08
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530532#else
533#define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x08
534#define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x0c
535#endif
Codrin Ciubotariub29e5e22015-01-21 11:54:12 +0200536#endif
537
Priyanka Jain29b426b2014-01-30 11:30:04 +0530538#define CONFIG_ETHPRIME "FM1@DTSEC4"
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530539#endif
540
541/*
542 * Environment
543 */
544#define CONFIG_LOADS_ECHO /* echo on for serial download */
545#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
546
547/*
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530548 * Miscellaneous configurable options
549 */
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530550
551/*
552 * For booting Linux, the board info and command line data
553 * have to be in the first 64 MB of memory, since this is
554 * the maximum mapped by the Linux kernel during initialization.
555 */
556#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
557#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
558
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530559/*
Prabhakar Kushwaha3d1b4bf2014-04-02 17:26:23 +0530560 * Dynamic MTD Partition support with mtdparts
561 */
Prabhakar Kushwaha3d1b4bf2014-04-02 17:26:23 +0530562
563/*
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530564 * Environment Configuration
565 */
566#define CONFIG_ROOTPATH "/opt/nfsroot"
567#define CONFIG_BOOTFILE "uImage"
568#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
569
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530570#define __USB_PHY_TYPE utmi
vijay rai6eb8e0c2014-08-19 12:46:53 +0530571#define RAMDISKFILE "t104xrdb/ramdisk.uboot"
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530572
York Sun37cdf5d2016-11-18 13:31:27 -0800573#ifdef CONFIG_TARGET_T1040RDB
vijay rai27cdc772014-03-31 11:46:34 +0530574#define FDTFILE "t1040rdb/t1040rdb.dtb"
York Sune9c8dcf2016-11-18 13:44:00 -0800575#elif defined(CONFIG_TARGET_T1042RDB_PI)
vijay rai6eb8e0c2014-08-19 12:46:53 +0530576#define FDTFILE "t1042rdb_pi/t1042rdb_pi.dtb"
York Sun5e471552016-11-21 11:08:49 -0800577#elif defined(CONFIG_TARGET_T1042RDB)
vijay rai6eb8e0c2014-08-19 12:46:53 +0530578#define FDTFILE "t1042rdb/t1042rdb.dtb"
York Sun2c156012016-11-21 10:46:53 -0800579#elif defined(CONFIG_TARGET_T1040D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530580#define FDTFILE "t1042rdb/t1040d4rdb.dtb"
York Sund08610d2016-11-21 11:04:34 -0800581#elif defined(CONFIG_TARGET_T1042D4RDB)
Priyanka Jaine7597fe2015-06-05 15:29:02 +0530582#define FDTFILE "t1042rdb/t1042d4rdb.dtb"
vijay rai27cdc772014-03-31 11:46:34 +0530583#endif
584
Jason Jindd6377a2014-03-19 10:47:56 +0800585#ifdef CONFIG_FSL_DIU_FB
586#define DIU_ENVIRONMENT "video-mode=fslfb:1024x768-32@60,monitor=dvi"
587#else
588#define DIU_ENVIRONMENT
589#endif
590
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530591#define CONFIG_EXTRA_ENV_SETTINGS \
Priyanka Jain9495ef32014-01-27 14:07:11 +0530592 "hwconfig=fsl_ddr:bank_intlv=cs0_cs1;" \
593 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
594 "usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530595 "netdev=eth0\0" \
Jason Jindd6377a2014-03-19 10:47:56 +0800596 "video-mode=" __stringify(DIU_ENVIRONMENT) "\0" \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530597 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
598 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
599 "tftpflash=tftpboot $loadaddr $uboot && " \
600 "protect off $ubootaddr +$filesize && " \
601 "erase $ubootaddr +$filesize && " \
602 "cp.b $loadaddr $ubootaddr $filesize && " \
603 "protect on $ubootaddr +$filesize && " \
604 "cmp.b $loadaddr $ubootaddr $filesize\0" \
605 "consoledev=ttyS0\0" \
606 "ramdiskaddr=2000000\0" \
vijay rai27cdc772014-03-31 11:46:34 +0530607 "ramdiskfile=" __stringify(RAMDISKFILE) "\0" \
Scott Woodb7f4b852016-07-19 17:52:06 -0500608 "fdtaddr=1e00000\0" \
vijay rai27cdc772014-03-31 11:46:34 +0530609 "fdtfile=" __stringify(FDTFILE) "\0" \
Kim Phillips1dedccc2014-05-14 19:33:45 -0500610 "bdev=sda3\0"
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530611
Tom Rini9aed2af2021-08-19 14:29:00 -0400612#define LINUXBOOTCOMMAND \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530613 "setenv bootargs root=/dev/ram rw " \
614 "console=$consoledev,$baudrate $othbootargs;" \
615 "setenv ramdiskaddr 0x02000000;" \
616 "setenv fdtaddr 0x00c00000;" \
617 "setenv loadaddr 0x1000000;" \
618 "bootm $loadaddr $ramdiskaddr $fdtaddr"
619
Tom Rini9aed2af2021-08-19 14:29:00 -0400620#define HDBOOT \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530621 "setenv bootargs root=/dev/$bdev rw " \
622 "console=$consoledev,$baudrate $othbootargs;" \
623 "tftp $loadaddr $bootfile;" \
624 "tftp $fdtaddr $fdtfile;" \
625 "bootm $loadaddr - $fdtaddr"
626
Tom Rini9aed2af2021-08-19 14:29:00 -0400627#define NFSBOOTCOMMAND \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530628 "setenv bootargs root=/dev/nfs rw " \
629 "nfsroot=$serverip:$rootpath " \
630 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
631 "console=$consoledev,$baudrate $othbootargs;" \
632 "tftp $loadaddr $bootfile;" \
633 "tftp $fdtaddr $fdtfile;" \
634 "bootm $loadaddr - $fdtaddr"
635
Tom Rini9aed2af2021-08-19 14:29:00 -0400636#define RAMBOOTCOMMAND \
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530637 "setenv bootargs root=/dev/ram rw " \
638 "console=$consoledev,$baudrate $othbootargs;" \
639 "tftp $ramdiskaddr $ramdiskfile;" \
640 "tftp $loadaddr $bootfile;" \
641 "tftp $fdtaddr $fdtfile;" \
642 "bootm $loadaddr $ramdiskaddr $fdtaddr"
643
Tom Rini9aed2af2021-08-19 14:29:00 -0400644#define CONFIG_BOOTCOMMAND LINUXBOOTCOMMAND
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530645
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530646#include <asm/fsl_secure_boot.h>
Aneesh Bansal962021a2016-01-22 16:37:22 +0530647
Priyanka Jain8b1a60e2013-10-18 17:19:06 +0530648#endif /* __CONFIG_H */