blob: 1204aa07a9c48632bf071944697787ab948b2f8f [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
wdenke65527f2004-02-12 00:47:09 +00002/*
3 * Configuation settings for the Motorola MC5272C3 board.
4 *
5 * (C) Copyright 2003 Josef Baumgartner <josef.baumgartner@telex.de>
wdenke65527f2004-02-12 00:47:09 +00006 */
wdenkabf7a7c2003-12-08 01:34:36 +00007
wdenke65527f2004-02-12 00:47:09 +00008/*
9 * board/config.h - configuration options, board specific
10 */
wdenkabf7a7c2003-12-08 01:34:36 +000011
wdenke65527f2004-02-12 00:47:09 +000012#ifndef _M5272C3_H
13#define _M5272C3_H
14
15/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
TsiChungLiew1692b482007-08-15 20:32:06 -050019#define CONFIG_MCFTMR
wdenkabf7a7c2003-12-08 01:34:36 +000020
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020021#define CONFIG_SYS_UART_PORT (0)
wdenke65527f2004-02-12 00:47:09 +000022
TsiChungLiew1692b482007-08-15 20:32:06 -050023#undef CONFIG_WATCHDOG
wdenke65527f2004-02-12 00:47:09 +000024#define CONFIG_WATCHDOG_TIMEOUT 10000 /* timeout in milliseconds */
25
TsiChungLiew1692b482007-08-15 20:32:06 -050026#undef CONFIG_MONITOR_IS_IN_RAM /* define if monitor is started from a pre-loader */
wdenke65527f2004-02-12 00:47:09 +000027
28/* Configuration for environment
29 * Environment is embedded in u-boot in the second sector of the flash
30 */
wdenke65527f2004-02-12 00:47:09 +000031
angelo@sysam.it6312a952015-03-29 22:54:16 +020032#define LDS_BOARD_TEXT \
Simon Glass547cb402017-08-03 12:21:49 -060033 . = DEFINED(env_offset) ? env_offset : .; \
34 env/embedded.o(.text);
angelo@sysam.it6312a952015-03-29 22:54:16 +020035
Jon Loeliger446e1f52007-07-08 14:14:17 -050036/*
Jon Loeligered26c742007-07-10 09:10:49 -050037 * BOOTP options
38 */
39#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeligered26c742007-07-10 09:10:49 -050040
TsiChungLiew1692b482007-08-15 20:32:06 -050041#ifdef CONFIG_MCFFEC
TsiChung Liewe921c162008-08-19 00:37:13 +060042# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020043# define CONFIG_SYS_DISCOVER_PHY
44# define CONFIG_SYS_RX_ETH_BUFFER 8
45# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020046/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
47# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiew1692b482007-08-15 20:32:06 -050048# define FECDUPLEX FULL
49# define FECSPEED _100BASET
50# else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020051# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
52# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew1692b482007-08-15 20:32:06 -050053# endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020054# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiew1692b482007-08-15 20:32:06 -050055#endif
56
57#ifdef CONFIG_MCFFEC
TsiChungLiew1692b482007-08-15 20:32:06 -050058# define CONFIG_IPADDR 192.162.1.2
59# define CONFIG_NETMASK 255.255.255.0
60# define CONFIG_SERVERIP 192.162.1.1
61# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiew1692b482007-08-15 20:32:06 -050062#endif /* CONFIG_MCFFEC */
63
Mario Six790d8442018-03-28 14:38:20 +020064#define CONFIG_HOSTNAME "M5272C3"
TsiChungLiew1692b482007-08-15 20:32:06 -050065#define CONFIG_EXTRA_ENV_SETTINGS \
66 "netdev=eth0\0" \
67 "loadaddr=10000\0" \
68 "u-boot=u-boot.bin\0" \
69 "load=tftp ${loadaddr) ${u-boot}\0" \
70 "upd=run load; run prog\0" \
71 "prog=prot off ffe00000 ffe3ffff;" \
72 "era ffe00000 ffe3ffff;" \
73 "cp.b ${loadaddr} ffe00000 ${filesize};"\
74 "save\0" \
75 ""
wdenke65527f2004-02-12 00:47:09 +000076
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020077#define CONFIG_SYS_CLK 66000000
wdenke65527f2004-02-12 00:47:09 +000078
79/*
80 * Low Level Configuration Settings
81 * (address mappings, register initial values, etc.)
82 * You should know what you are doing if you make changes here.
83 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020084#define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */
85#define CONFIG_SYS_SCR 0x0003
86#define CONFIG_SYS_SPR 0xffff
wdenke65527f2004-02-12 00:47:09 +000087
wdenke65527f2004-02-12 00:47:09 +000088/*-----------------------------------------------------------------------
89 * Definitions for initial stack pointer and data area (in DPRAM)
90 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020091#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +020092#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in internal SRAM */
Wolfgang Denk0191e472010-10-26 14:34:52 +020093#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020094#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenke65527f2004-02-12 00:47:09 +000095
96/*-----------------------------------------------------------------------
97 * Start addresses for the final memory configuration
98 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenke65527f2004-02-12 00:47:09 +0000100 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200101#define CONFIG_SYS_SDRAM_BASE 0x00000000
102#define CONFIG_SYS_SDRAM_SIZE 4 /* SDRAM size in MB */
103#define CONFIG_SYS_FLASH_BASE 0xffe00000
wdenke65527f2004-02-12 00:47:09 +0000104
105#ifdef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200106#define CONFIG_SYS_MONITOR_BASE 0x20000
wdenke65527f2004-02-12 00:47:09 +0000107#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200108#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
wdenke65527f2004-02-12 00:47:09 +0000109#endif
110
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200111#define CONFIG_SYS_MONITOR_LEN 0x20000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200112#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
wdenke65527f2004-02-12 00:47:09 +0000113
114/*
115 * For booting Linux, the board info and command line data
116 * have to be in the first 8 MB of memory, since this is
117 * the maximum mapped by the Linux kernel during initialization ??
118 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200119#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
wdenke65527f2004-02-12 00:47:09 +0000120
TsiChung Liew12b340a2008-10-21 14:19:26 +0000121/*
wdenke65527f2004-02-12 00:47:09 +0000122 * FLASH organization
123 */
TsiChung Liew12b340a2008-10-21 14:19:26 +0000124#ifdef CONFIG_SYS_FLASH_CFI
TsiChung Liew12b340a2008-10-21 14:19:26 +0000125# define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
126# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
127# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
128# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
TsiChung Liew12b340a2008-10-21 14:19:26 +0000129#endif
wdenke65527f2004-02-12 00:47:09 +0000130
131/*-----------------------------------------------------------------------
132 * Cache Configuration
133 */
wdenke65527f2004-02-12 00:47:09 +0000134
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600135#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200136 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600137#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200138 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600139#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI)
140#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
141 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
142 CF_ACR_EN | CF_ACR_SM_ALL)
143#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \
144 CF_CACR_DISD | CF_CACR_INVI | \
145 CF_CACR_CEIB | CF_CACR_DCM | \
146 CF_CACR_EUSP)
147
wdenke65527f2004-02-12 00:47:09 +0000148/*-----------------------------------------------------------------------
149 * Memory bank definitions
150 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200151#define CONFIG_SYS_BR0_PRELIM 0xFFE00201
152#define CONFIG_SYS_OR0_PRELIM 0xFFE00014
153#define CONFIG_SYS_BR1_PRELIM 0
154#define CONFIG_SYS_OR1_PRELIM 0
155#define CONFIG_SYS_BR2_PRELIM 0x30000001
156#define CONFIG_SYS_OR2_PRELIM 0xFFF80000
157#define CONFIG_SYS_BR3_PRELIM 0
158#define CONFIG_SYS_OR3_PRELIM 0
159#define CONFIG_SYS_BR4_PRELIM 0
160#define CONFIG_SYS_OR4_PRELIM 0
161#define CONFIG_SYS_BR5_PRELIM 0
162#define CONFIG_SYS_OR5_PRELIM 0
163#define CONFIG_SYS_BR6_PRELIM 0
164#define CONFIG_SYS_OR6_PRELIM 0
165#define CONFIG_SYS_BR7_PRELIM 0x00000701
166#define CONFIG_SYS_OR7_PRELIM 0xFFC0007C
wdenke65527f2004-02-12 00:47:09 +0000167
168/*-----------------------------------------------------------------------
169 * Port configuration
170 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171#define CONFIG_SYS_PACNT 0x00000000
172#define CONFIG_SYS_PADDR 0x0000
173#define CONFIG_SYS_PADAT 0x0000
174#define CONFIG_SYS_PBCNT 0x55554155 /* Ethernet/UART configuration */
175#define CONFIG_SYS_PBDDR 0x0000
176#define CONFIG_SYS_PBDAT 0x0000
177#define CONFIG_SYS_PDCNT 0x00000000
TsiChungLiew1692b482007-08-15 20:32:06 -0500178#endif /* _M5272C3_H */