blob: dfb70faf94b4bcce7bcc7d7abbb3de065df659d0 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Mateusz Kulikowski15a58532016-03-31 23:12:31 +02002/*
Sumit Garg60900b42022-08-04 19:57:17 +05303 * Qualcomm generic pmic gpio driver
Mateusz Kulikowski15a58532016-03-31 23:12:31 +02004 *
5 * (C) Copyright 2015 Mateusz Kulikowski <mateusz.kulikowski@gmail.com>
Mateusz Kulikowski15a58532016-03-31 23:12:31 +02006 */
7
8#include <common.h>
9#include <dm.h>
Caleb Connollyc17a5c72024-02-26 17:26:15 +000010#include <dm/device-internal.h>
11#include <dm/lists.h>
12#include <dm/pinctrl.h>
Simon Glass0f2af882020-05-10 11:40:05 -060013#include <log.h>
Mateusz Kulikowski15a58532016-03-31 23:12:31 +020014#include <power/pmic.h>
15#include <spmi/spmi.h>
16#include <asm/io.h>
Caleb Connollyc17a5c72024-02-26 17:26:15 +000017#include <stdlib.h>
Mateusz Kulikowski15a58532016-03-31 23:12:31 +020018#include <asm/gpio.h>
19#include <linux/bitops.h>
20
Mateusz Kulikowski15a58532016-03-31 23:12:31 +020021/* Register offset for each gpio */
22#define REG_OFFSET(x) ((x) * 0x100)
23
24/* Register maps */
25
Sumit Garg60900b42022-08-04 19:57:17 +053026/* Type and subtype are shared for all PMIC peripherals */
Mateusz Kulikowski15a58532016-03-31 23:12:31 +020027#define REG_TYPE 0x4
28#define REG_SUBTYPE 0x5
29
Sumit Garg35642572022-08-04 19:57:18 +053030/* GPIO peripheral type and subtype out_values */
31#define REG_TYPE_VAL 0x10
32#define REG_SUBTYPE_GPIO_4CH 0x1
33#define REG_SUBTYPE_GPIOC_4CH 0x5
34#define REG_SUBTYPE_GPIO_8CH 0x9
35#define REG_SUBTYPE_GPIOC_8CH 0xd
36#define REG_SUBTYPE_GPIO_LV 0x10
37#define REG_SUBTYPE_GPIO_MV 0x11
Neil Armstrongd44be412024-04-10 17:59:43 +020038#define REG_SUBTYPE_GPIO_LV_VIN2 0x12
39#define REG_SUBTYPE_GPIO_MV_VIN3 0x13
Sumit Garg35642572022-08-04 19:57:18 +053040
Mateusz Kulikowski15a58532016-03-31 23:12:31 +020041#define REG_STATUS 0x08
42#define REG_STATUS_VAL_MASK 0x1
43
44/* MODE_CTL */
Jorge Ramirez-Ortiz35561612018-01-10 11:33:51 +010045#define REG_CTL 0x40
Mateusz Kulikowski15a58532016-03-31 23:12:31 +020046#define REG_CTL_MODE_MASK 0x70
47#define REG_CTL_MODE_INPUT 0x00
48#define REG_CTL_MODE_INOUT 0x20
49#define REG_CTL_MODE_OUTPUT 0x10
50#define REG_CTL_OUTPUT_MASK 0x0F
Sumit Garg35642572022-08-04 19:57:18 +053051#define REG_CTL_LV_MV_MODE_MASK 0x3
52#define REG_CTL_LV_MV_MODE_INPUT 0x0
53#define REG_CTL_LV_MV_MODE_INOUT 0x2
54#define REG_CTL_LV_MV_MODE_OUTPUT 0x1
Mateusz Kulikowski15a58532016-03-31 23:12:31 +020055
56#define REG_DIG_VIN_CTL 0x41
57#define REG_DIG_VIN_VIN0 0
58
59#define REG_DIG_PULL_CTL 0x42
60#define REG_DIG_PULL_NO_PU 0x5
61
Sumit Garg35642572022-08-04 19:57:18 +053062#define REG_LV_MV_OUTPUT_CTL 0x44
63#define REG_LV_MV_OUTPUT_CTL_MASK 0x80
64#define REG_LV_MV_OUTPUT_CTL_SHIFT 7
65
Mateusz Kulikowski15a58532016-03-31 23:12:31 +020066#define REG_DIG_OUT_CTL 0x45
67#define REG_DIG_OUT_CTL_CMOS (0x0 << 4)
68#define REG_DIG_OUT_CTL_DRIVE_L 0x1
69
70#define REG_EN_CTL 0x46
71#define REG_EN_CTL_ENABLE (1 << 7)
72
Caleb Connolly0b9e5002024-02-26 17:26:14 +000073/**
74 * pmic_gpio_match_data - platform specific configuration
75 *
76 * @PMIC_MATCH_READONLY: treat all GPIOs as readonly, don't attempt to configure them.
77 * This is a workaround for an unknown bug on some platforms where trying to write the
78 * GPIO configuration registers causes the board to hang.
79 */
80enum pmic_gpio_quirks {
81 QCOM_PMIC_QUIRK_READONLY = (1 << 0),
82};
83
Caleb Connollyc17a5c72024-02-26 17:26:15 +000084struct qcom_pmic_gpio_data {
Tom Rini44d15c22016-04-12 15:11:23 -040085 uint32_t pid; /* Peripheral ID on SPMI bus */
Sumit Garg35642572022-08-04 19:57:18 +053086 bool lv_mv_type; /* If subtype is GPIO_LV(0x10) or GPIO_MV(0x11) */
Caleb Connollyc17a5c72024-02-26 17:26:15 +000087 u32 pin_count;
88 struct udevice *pmic; /* Reference to pmic device for read/write */
Mateusz Kulikowski15a58532016-03-31 23:12:31 +020089};
90
Caleb Connollyc17a5c72024-02-26 17:26:15 +000091/* dev can be the GPIO or pinctrl device */
92static int _qcom_gpio_set_direction(struct udevice *dev, u32 offset, bool input, int value)
Mateusz Kulikowski15a58532016-03-31 23:12:31 +020093{
Caleb Connollyc17a5c72024-02-26 17:26:15 +000094 struct qcom_pmic_gpio_data *plat = dev_get_plat(dev);
95 u32 gpio_base = plat->pid + REG_OFFSET(offset);
96 u32 reg_ctl_val;
Caleb Connolly0b9e5002024-02-26 17:26:14 +000097 int ret = 0;
Mateusz Kulikowski15a58532016-03-31 23:12:31 +020098
Sumit Garg35642572022-08-04 19:57:18 +053099 /* Select the mode and output */
Caleb Connollyc17a5c72024-02-26 17:26:15 +0000100 if (plat->lv_mv_type) {
Sumit Garg35642572022-08-04 19:57:18 +0530101 if (input)
102 reg_ctl_val = REG_CTL_LV_MV_MODE_INPUT;
103 else
104 reg_ctl_val = REG_CTL_LV_MV_MODE_INOUT;
105 } else {
106 if (input)
107 reg_ctl_val = REG_CTL_MODE_INPUT;
108 else
109 reg_ctl_val = REG_CTL_MODE_INOUT | !!value;
110 }
111
Caleb Connollyc17a5c72024-02-26 17:26:15 +0000112 ret = pmic_reg_write(plat->pmic, gpio_base + REG_CTL, reg_ctl_val);
Mateusz Kulikowski15a58532016-03-31 23:12:31 +0200113 if (ret < 0)
114 return ret;
115
Caleb Connollyc17a5c72024-02-26 17:26:15 +0000116 if (plat->lv_mv_type && !input) {
117 ret = pmic_reg_write(plat->pmic,
Sumit Garg35642572022-08-04 19:57:18 +0530118 gpio_base + REG_LV_MV_OUTPUT_CTL,
119 !!value << REG_LV_MV_OUTPUT_CTL_SHIFT);
120 if (ret < 0)
121 return ret;
122 }
123
Caleb Connollyc17a5c72024-02-26 17:26:15 +0000124 return 0;
125}
126
127static int qcom_gpio_set_direction(struct udevice *dev, unsigned int offset,
128 bool input, int value)
129{
130 struct qcom_pmic_gpio_data *plat = dev_get_plat(dev);
131 uint32_t gpio_base = plat->pid + REG_OFFSET(offset);
132 ulong quirks = dev_get_driver_data(dev);
133 int ret = 0;
134
135 /* Some PMICs don't like their GPIOs being configured */
136 if (quirks & QCOM_PMIC_QUIRK_READONLY)
137 return 0;
138
139 /* Disable the GPIO */
140 ret = pmic_clrsetbits(dev->parent, gpio_base + REG_EN_CTL,
141 REG_EN_CTL_ENABLE, 0);
142 if (ret < 0)
143 return ret;
144
145 _qcom_gpio_set_direction(dev, offset, input, value);
146
Mateusz Kulikowski15a58532016-03-31 23:12:31 +0200147 /* Set the right pull (no pull) */
Caleb Connollyc17a5c72024-02-26 17:26:15 +0000148 ret = pmic_reg_write(plat->pmic, gpio_base + REG_DIG_PULL_CTL,
Mateusz Kulikowski15a58532016-03-31 23:12:31 +0200149 REG_DIG_PULL_NO_PU);
150 if (ret < 0)
151 return ret;
152
153 /* Configure output pin drivers if needed */
154 if (!input) {
155 /* Select the VIN - VIN0, pin is input so it doesn't matter */
Caleb Connollyc17a5c72024-02-26 17:26:15 +0000156 ret = pmic_reg_write(plat->pmic, gpio_base + REG_DIG_VIN_CTL,
Mateusz Kulikowski15a58532016-03-31 23:12:31 +0200157 REG_DIG_VIN_VIN0);
158 if (ret < 0)
159 return ret;
160
161 /* Set the right dig out control */
Caleb Connollyc17a5c72024-02-26 17:26:15 +0000162 ret = pmic_reg_write(plat->pmic, gpio_base + REG_DIG_OUT_CTL,
Mateusz Kulikowski15a58532016-03-31 23:12:31 +0200163 REG_DIG_OUT_CTL_CMOS |
164 REG_DIG_OUT_CTL_DRIVE_L);
165 if (ret < 0)
166 return ret;
167 }
168
169 /* Enable the GPIO */
170 return pmic_clrsetbits(dev->parent, gpio_base + REG_EN_CTL, 0,
171 REG_EN_CTL_ENABLE);
172}
173
Sumit Garg60900b42022-08-04 19:57:17 +0530174static int qcom_gpio_direction_input(struct udevice *dev, unsigned offset)
Mateusz Kulikowski15a58532016-03-31 23:12:31 +0200175{
Sumit Garg60900b42022-08-04 19:57:17 +0530176 return qcom_gpio_set_direction(dev, offset, true, 0);
Mateusz Kulikowski15a58532016-03-31 23:12:31 +0200177}
178
Sumit Garg60900b42022-08-04 19:57:17 +0530179static int qcom_gpio_direction_output(struct udevice *dev, unsigned offset,
180 int value)
Mateusz Kulikowski15a58532016-03-31 23:12:31 +0200181{
Sumit Garg60900b42022-08-04 19:57:17 +0530182 return qcom_gpio_set_direction(dev, offset, false, value);
Mateusz Kulikowski15a58532016-03-31 23:12:31 +0200183}
184
Sumit Garg60900b42022-08-04 19:57:17 +0530185static int qcom_gpio_get_function(struct udevice *dev, unsigned offset)
Mateusz Kulikowski15a58532016-03-31 23:12:31 +0200186{
Caleb Connollyc17a5c72024-02-26 17:26:15 +0000187 struct qcom_pmic_gpio_data *plat = dev_get_plat(dev);
188 uint32_t gpio_base = plat->pid + REG_OFFSET(offset);
Mateusz Kulikowski15a58532016-03-31 23:12:31 +0200189 int reg;
190
Caleb Connollyc17a5c72024-02-26 17:26:15 +0000191 reg = pmic_reg_read(plat->pmic, gpio_base + REG_CTL);
Mateusz Kulikowski15a58532016-03-31 23:12:31 +0200192 if (reg < 0)
193 return reg;
194
Caleb Connollyc17a5c72024-02-26 17:26:15 +0000195 if (plat->lv_mv_type) {
Sumit Garg35642572022-08-04 19:57:18 +0530196 switch (reg & REG_CTL_LV_MV_MODE_MASK) {
197 case REG_CTL_LV_MV_MODE_INPUT:
198 return GPIOF_INPUT;
199 case REG_CTL_LV_MV_MODE_INOUT: /* Fallthrough */
200 case REG_CTL_LV_MV_MODE_OUTPUT:
201 return GPIOF_OUTPUT;
202 default:
203 return GPIOF_UNKNOWN;
204 }
205 } else {
206 switch (reg & REG_CTL_MODE_MASK) {
207 case REG_CTL_MODE_INPUT:
208 return GPIOF_INPUT;
209 case REG_CTL_MODE_INOUT: /* Fallthrough */
210 case REG_CTL_MODE_OUTPUT:
211 return GPIOF_OUTPUT;
212 default:
213 return GPIOF_UNKNOWN;
214 }
Mateusz Kulikowski15a58532016-03-31 23:12:31 +0200215 }
216}
217
Sumit Garg60900b42022-08-04 19:57:17 +0530218static int qcom_gpio_get_value(struct udevice *dev, unsigned offset)
Mateusz Kulikowski15a58532016-03-31 23:12:31 +0200219{
Caleb Connollyc17a5c72024-02-26 17:26:15 +0000220 struct qcom_pmic_gpio_data *plat = dev_get_plat(dev);
221 uint32_t gpio_base = plat->pid + REG_OFFSET(offset);
Mateusz Kulikowski15a58532016-03-31 23:12:31 +0200222 int reg;
223
Caleb Connollyc17a5c72024-02-26 17:26:15 +0000224 reg = pmic_reg_read(plat->pmic, gpio_base + REG_STATUS);
Mateusz Kulikowski15a58532016-03-31 23:12:31 +0200225 if (reg < 0)
226 return reg;
227
228 return !!(reg & REG_STATUS_VAL_MASK);
229}
230
Sumit Garg60900b42022-08-04 19:57:17 +0530231static int qcom_gpio_set_value(struct udevice *dev, unsigned offset,
232 int value)
Mateusz Kulikowski15a58532016-03-31 23:12:31 +0200233{
Caleb Connollyc17a5c72024-02-26 17:26:15 +0000234 struct qcom_pmic_gpio_data *plat = dev_get_plat(dev);
235 uint32_t gpio_base = plat->pid + REG_OFFSET(offset);
Mateusz Kulikowski15a58532016-03-31 23:12:31 +0200236
237 /* Set the output value of the gpio */
Caleb Connollyc17a5c72024-02-26 17:26:15 +0000238 if (plat->lv_mv_type)
Sumit Garg35642572022-08-04 19:57:18 +0530239 return pmic_clrsetbits(dev->parent,
240 gpio_base + REG_LV_MV_OUTPUT_CTL,
241 REG_LV_MV_OUTPUT_CTL_MASK,
242 !!value << REG_LV_MV_OUTPUT_CTL_SHIFT);
243 else
244 return pmic_clrsetbits(dev->parent, gpio_base + REG_CTL,
245 REG_CTL_OUTPUT_MASK, !!value);
Mateusz Kulikowski15a58532016-03-31 23:12:31 +0200246}
247
Caleb Connolly9bd70792024-02-26 17:26:13 +0000248static int qcom_gpio_xlate(struct udevice *dev, struct gpio_desc *desc,
249 struct ofnode_phandle_args *args)
250{
251 struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
252
253 if (args->args_count < 1)
254 return -EINVAL;
255
256 /* GPIOs in DT are 1-based */
257 desc->offset = args->args[0] - 1;
258 if (desc->offset >= uc_priv->gpio_count)
259 return -EINVAL;
260
261 if (args->args_count < 2)
262 return 0;
263
264 desc->flags = gpio_flags_xlate(args->args[1]);
265
266 return 0;
267}
268
Sumit Garg60900b42022-08-04 19:57:17 +0530269static const struct dm_gpio_ops qcom_gpio_ops = {
270 .direction_input = qcom_gpio_direction_input,
271 .direction_output = qcom_gpio_direction_output,
272 .get_value = qcom_gpio_get_value,
273 .set_value = qcom_gpio_set_value,
274 .get_function = qcom_gpio_get_function,
Caleb Connolly9bd70792024-02-26 17:26:13 +0000275 .xlate = qcom_gpio_xlate,
Mateusz Kulikowski15a58532016-03-31 23:12:31 +0200276};
277
Caleb Connollyc17a5c72024-02-26 17:26:15 +0000278static int qcom_gpio_bind(struct udevice *dev)
279{
Tom Rini5f908f32024-03-01 13:54:49 -0500280
Caleb Connollyc17a5c72024-02-26 17:26:15 +0000281 struct qcom_pmic_gpio_data *plat = dev_get_plat(dev);
282 ulong quirks = dev_get_driver_data(dev);
283 struct udevice *child;
284 struct driver *drv;
285 int ret;
286
287 drv = lists_driver_lookup_name("qcom_pmic_pinctrl");
288 if (!drv) {
289 log_warning("Cannot find driver '%s'\n", "qcom_pmic_pinctrl");
290 return -ENOENT;
291 }
292
293 /* Bind the GPIO driver as a child of the PMIC. */
294 ret = device_bind_with_driver_data(dev, drv,
295 dev->name,
296 quirks, dev_ofnode(dev), &child);
297 if (ret)
298 return log_msg_ret("bind", ret);
299
300 dev_set_plat(child, plat);
301
302 return 0;
303}
304
Sumit Garg60900b42022-08-04 19:57:17 +0530305static int qcom_gpio_probe(struct udevice *dev)
Mateusz Kulikowski15a58532016-03-31 23:12:31 +0200306{
Caleb Connollyc17a5c72024-02-26 17:26:15 +0000307 struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
308 struct qcom_pmic_gpio_data *plat = dev_get_plat(dev);
309 struct ofnode_phandle_args args;
310 int val, ret;
Caleb Connollyadd04362023-12-05 13:46:46 +0000311 u64 pid;
Mateusz Kulikowski15a58532016-03-31 23:12:31 +0200312
Caleb Connollyc17a5c72024-02-26 17:26:15 +0000313 plat->pmic = dev->parent;
314
Caleb Connollyadd04362023-12-05 13:46:46 +0000315 pid = dev_read_addr(dev);
316 if (pid == FDT_ADDR_T_NONE)
Simon Glass95139972019-09-25 08:55:59 -0600317 return log_msg_ret("bad address", -EINVAL);
Mateusz Kulikowski15a58532016-03-31 23:12:31 +0200318
Caleb Connollyc17a5c72024-02-26 17:26:15 +0000319 plat->pid = pid;
Caleb Connollyadd04362023-12-05 13:46:46 +0000320
Mateusz Kulikowski15a58532016-03-31 23:12:31 +0200321 /* Do a sanity check */
Caleb Connollyc17a5c72024-02-26 17:26:15 +0000322 val = pmic_reg_read(plat->pmic, plat->pid + REG_TYPE);
323 if (val != REG_TYPE_VAL)
Simon Glass95139972019-09-25 08:55:59 -0600324 return log_msg_ret("bad type", -ENXIO);
Mateusz Kulikowski15a58532016-03-31 23:12:31 +0200325
Caleb Connollyc17a5c72024-02-26 17:26:15 +0000326 val = pmic_reg_read(plat->pmic, plat->pid + REG_SUBTYPE);
Neil Armstrongd44be412024-04-10 17:59:43 +0200327 switch (val) {
328 case REG_SUBTYPE_GPIO_4CH:
329 case REG_SUBTYPE_GPIOC_4CH:
330 plat->lv_mv_type = false;
331 break;
332 case REG_SUBTYPE_GPIO_LV:
333 case REG_SUBTYPE_GPIO_MV:
334 case REG_SUBTYPE_GPIO_LV_VIN2:
335 case REG_SUBTYPE_GPIO_MV_VIN3:
336 plat->lv_mv_type = true;
337 break;
338 default:
Simon Glass95139972019-09-25 08:55:59 -0600339 return log_msg_ret("bad subtype", -ENXIO);
Neil Armstrongd44be412024-04-10 17:59:43 +0200340 }
Mateusz Kulikowski15a58532016-03-31 23:12:31 +0200341
Caleb Connollyc17a5c72024-02-26 17:26:15 +0000342 plat->lv_mv_type = val == REG_SUBTYPE_GPIO_LV ||
343 val == REG_SUBTYPE_GPIO_MV;
Caleb Connolly9482a9e2023-12-05 13:46:50 +0000344
Caleb Connollyc17a5c72024-02-26 17:26:15 +0000345 /*
346 * Parse basic GPIO count specified via the gpio-ranges property
347 * as specified in upstream devicetrees
348 */
Caleb Connolly9482a9e2023-12-05 13:46:50 +0000349 ret = ofnode_parse_phandle_with_args(dev_ofnode(dev), "gpio-ranges",
350 NULL, 3, 0, &args);
351 if (ret)
352 return log_msg_ret("gpio-ranges", ret);
353
Caleb Connollyc17a5c72024-02-26 17:26:15 +0000354 plat->pin_count = args.args[2];
Caleb Connolly9482a9e2023-12-05 13:46:50 +0000355
Caleb Connollyc17a5c72024-02-26 17:26:15 +0000356 uc_priv->gpio_count = plat->pin_count;
Caleb Connolly9482a9e2023-12-05 13:46:50 +0000357 uc_priv->bank_name = "pmic";
Mateusz Kulikowski15a58532016-03-31 23:12:31 +0200358
359 return 0;
360}
361
Sumit Garg60900b42022-08-04 19:57:17 +0530362static const struct udevice_id qcom_gpio_ids[] = {
Mateusz Kulikowski15a58532016-03-31 23:12:31 +0200363 { .compatible = "qcom,pm8916-gpio" },
Jorge Ramirez-Ortiz35561612018-01-10 11:33:51 +0100364 { .compatible = "qcom,pm8994-gpio" }, /* 22 GPIO's */
Caleb Connolly0b9e5002024-02-26 17:26:14 +0000365 { .compatible = "qcom,pm8998-gpio", .data = QCOM_PMIC_QUIRK_READONLY },
Sumit Garg35642572022-08-04 19:57:18 +0530366 { .compatible = "qcom,pms405-gpio" },
Neil Armstrongd44be412024-04-10 17:59:43 +0200367 { .compatible = "qcom,pm8550-gpio", .data = QCOM_PMIC_QUIRK_READONLY },
Mateusz Kulikowski15a58532016-03-31 23:12:31 +0200368 { }
369};
370
Sumit Garg60900b42022-08-04 19:57:17 +0530371U_BOOT_DRIVER(qcom_pmic_gpio) = {
372 .name = "qcom_pmic_gpio",
Mateusz Kulikowski15a58532016-03-31 23:12:31 +0200373 .id = UCLASS_GPIO,
Sumit Garg60900b42022-08-04 19:57:17 +0530374 .of_match = qcom_gpio_ids,
Caleb Connollyc17a5c72024-02-26 17:26:15 +0000375 .bind = qcom_gpio_bind,
376 .probe = qcom_gpio_probe,
Sumit Garg60900b42022-08-04 19:57:17 +0530377 .ops = &qcom_gpio_ops,
Caleb Connollyc17a5c72024-02-26 17:26:15 +0000378 .plat_auto = sizeof(struct qcom_pmic_gpio_data),
379 .flags = DM_FLAG_ALLOC_PDATA,
Mateusz Kulikowski15a58532016-03-31 23:12:31 +0200380};
381
Caleb Connollyc17a5c72024-02-26 17:26:15 +0000382static const struct pinconf_param qcom_pmic_pinctrl_conf_params[] = {
383 { "output-high", PIN_CONFIG_OUTPUT_ENABLE, 1 },
384 { "output-low", PIN_CONFIG_OUTPUT, 0 },
Mateusz Kulikowski15a58532016-03-31 23:12:31 +0200385};
386
Caleb Connollyc17a5c72024-02-26 17:26:15 +0000387static int qcom_pmic_pinctrl_get_pins_count(struct udevice *dev)
388{
389 struct qcom_pmic_gpio_data *plat = dev_get_plat(dev);
390
391 return plat->pin_count;
392}
393
394static const char *qcom_pmic_pinctrl_get_pin_name(struct udevice *dev, unsigned int selector)
395{
396 static char name[8];
397
398 /* DT indexes from 1 */
399 snprintf(name, sizeof(name), "gpio%u", selector + 1);
400
401 return name;
402}
403
404static int qcom_pmic_pinctrl_pinconf_set(struct udevice *dev, unsigned int selector,
405 unsigned int param, unsigned int arg)
406{
407 /* We only support configuring the pin as an output, either low or high */
408 return _qcom_gpio_set_direction(dev, selector, false,
409 param == PIN_CONFIG_OUTPUT_ENABLE);
410}
411
412static const char *qcom_pmic_pinctrl_get_function_name(struct udevice *dev, unsigned int selector)
413{
414 if (!selector)
415 return "normal";
416 return NULL;
417}
418
419static int qcom_pmic_pinctrl_generic_get_functions_count(struct udevice *dev)
420{
421 return 1;
422}
423
424static int qcom_pmic_pinctrl_generic_pinmux_set_mux(struct udevice *dev, unsigned int selector,
425 unsigned int func_selector)
426{
427 return 0;
428}
429
430struct pinctrl_ops qcom_pmic_pinctrl_ops = {
431 .get_pins_count = qcom_pmic_pinctrl_get_pins_count,
432 .get_pin_name = qcom_pmic_pinctrl_get_pin_name,
433 .set_state = pinctrl_generic_set_state,
434 .pinconf_num_params = ARRAY_SIZE(qcom_pmic_pinctrl_conf_params),
435 .pinconf_params = qcom_pmic_pinctrl_conf_params,
436 .pinconf_set = qcom_pmic_pinctrl_pinconf_set,
437 .get_function_name = qcom_pmic_pinctrl_get_function_name,
438 .get_functions_count = qcom_pmic_pinctrl_generic_get_functions_count,
439 .pinmux_set = qcom_pmic_pinctrl_generic_pinmux_set_mux,
440};
441
442U_BOOT_DRIVER(qcom_pmic_pinctrl) = {
443 .name = "qcom_pmic_pinctrl",
444 .id = UCLASS_PINCTRL,
445 .ops = &qcom_pmic_pinctrl_ops,
446};