blob: 40ca18d2b1570767d934961097ba51d1086e88e3 [file] [log] [blame]
Michael Hennerich4c631012010-05-31 14:11:53 +00001/*
Bin Meng75574052016-02-05 19:30:11 -08002 * U-Boot - Configuration file for BF527 AD7160-EVAL board
Michael Hennerich4c631012010-05-31 14:11:53 +00003 */
4
5#ifndef __CONFIG_BF527_AD7160_EVAL_H__
6#define __CONFIG_BF527_AD7160_EVAL_H__
7
8#include <asm/config-pre.h>
9
Michael Hennerich4c631012010-05-31 14:11:53 +000010/*
11 * Processor Settings
12 */
Mike Frysinger5b0c1282010-12-23 14:58:37 -050013#define CONFIG_BFIN_CPU bf527-0.2
Michael Hennerich4c631012010-05-31 14:11:53 +000014#define CONFIG_BFIN_BOOT_MODE BFIN_BOOT_SPI_MASTER
15
Michael Hennerich4c631012010-05-31 14:11:53 +000016/*
17 * Clock Settings
18 * CCLK = (CLKIN * VCO_MULT) / CCLK_DIV
19 * SCLK = (CLKIN * VCO_MULT) / SCLK_DIV
20 */
21/* CONFIG_CLKIN_HZ is any value in Hz */
22#define CONFIG_CLKIN_HZ 24000000
23/* CLKIN_HALF controls the DF bit in PLL_CTL 0 = CLKIN */
24/* 1 = CLKIN / 2 */
25#define CONFIG_CLKIN_HALF 0
26/* PLL_BYPASS controls the BYPASS bit in PLL_CTL 0 = do not bypass */
27/* 1 = bypass PLL */
28#define CONFIG_PLL_BYPASS 0
29/* VCO_MULT controls the MSEL (multiplier) bits in PLL_CTL */
30/* Values can range from 0-63 (where 0 means 64) */
31#define CONFIG_VCO_MULT 25
32/* CCLK_DIV controls the core clock divider */
33/* Values can be 1, 2, 4, or 8 ONLY */
34#define CONFIG_CCLK_DIV 1
35/* SCLK_DIV controls the system clock divider */
36/* Values can range from 1-15 */
37#define CONFIG_SCLK_DIV 5
38
Michael Hennerich4c631012010-05-31 14:11:53 +000039/*
40 * Memory Settings
41 */
42#define CONFIG_MEM_ADD_WDTH 10
43#define CONFIG_MEM_SIZE 64
44
45#define CONFIG_EBIU_SDRRC_VAL 0x03F6
46#define CONFIG_EBIU_SDGCTL_VAL (SCTLE | CL_3 | PASR_ALL | TRAS_6 | TRP_3 | TRCD_3 | TWR_2 | PSS)
47
48#define CONFIG_EBIU_AMGCTL_VAL (AMCKEN | AMBEN_ALL)
49#define CONFIG_EBIU_AMBCTL0_VAL (B1WAT_15 | B1RAT_15 | B1HT_3 | B1RDYPOL | B0WAT_15 | B0RAT_15 | B0HT_3 | B0RDYPOL)
50#define CONFIG_EBIU_AMBCTL1_VAL (B3WAT_15 | B3RAT_15 | B3HT_3 | B3RDYPOL | B2WAT_15 | B2RAT_15 | B2HT_3 | B2RDYPOL)
51
52#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
53#define CONFIG_SYS_MALLOC_LEN (640 * 1024)
54
Michael Hennerich4c631012010-05-31 14:11:53 +000055/*
56 * NAND Settings
57 * (can't be used same time as ethernet)
58 */
59#if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_NAND)
60# define CONFIG_BFIN_NFC
61# define CONFIG_BFIN_NFC_BOOTROM_ECC
62#endif
63#ifdef CONFIG_BFIN_NFC
64#define CONFIG_BFIN_NFC_CTL_VAL 0x0033
65#define CONFIG_DRIVER_NAND_BFIN
66#define CONFIG_SYS_NAND_BASE 0 /* not actually used */
67#define CONFIG_SYS_MAX_NAND_DEVICE 1
Michael Hennerich4c631012010-05-31 14:11:53 +000068#endif
69
Michael Hennerich4c631012010-05-31 14:11:53 +000070/*
71 * Flash Settings
72 */
73#define CONFIG_FLASH_CFI_DRIVER
74#define CONFIG_SYS_FLASH_BASE 0x20000000
75#define CONFIG_SYS_FLASH_CFI
76#define CONFIG_SYS_FLASH_PROTECTION
77#define CONFIG_SYS_MAX_FLASH_BANKS 1
78#define CONFIG_SYS_MAX_FLASH_SECT 259
79
Michael Hennerich4c631012010-05-31 14:11:53 +000080/*
81 * SPI Settings
82 */
83#define CONFIG_BFIN_SPI
84#define CONFIG_ENV_SPI_MAX_HZ 30000000
85#define CONFIG_SF_DEFAULT_SPEED 30000000
Michael Hennerich4c631012010-05-31 14:11:53 +000086
Michael Hennerich4c631012010-05-31 14:11:53 +000087/*
88 * Env Storage Settings
89 */
90#if (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_SPI_MASTER)
91#define CONFIG_ENV_IS_IN_SPI_FLASH
92#define CONFIG_ENV_OFFSET 0x10000
93#define CONFIG_ENV_SIZE 0x2000
94#define CONFIG_ENV_SECT_SIZE 0x10000
95#define CONFIG_ENV_IS_EMBEDDED_IN_LDR
96#elif (CONFIG_BFIN_BOOT_MODE == BFIN_BOOT_NAND)
97#define CONFIG_ENV_IS_IN_NAND
98#define CONFIG_ENV_OFFSET 0x40000
99#define CONFIG_ENV_SIZE 0x20000
100#else
101#define CONFIG_ENV_IS_IN_FLASH
102#define CONFIG_ENV_OFFSET 0x4000
103#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_ENV_OFFSET)
104#define CONFIG_ENV_SIZE 0x2000
105#define CONFIG_ENV_SECT_SIZE 0x2000
106#define CONFIG_ENV_IS_EMBEDDED_IN_LDR
107#endif
108
Michael Hennerich4c631012010-05-31 14:11:53 +0000109/*
110 * I2C Settings
111 */
Scott Jiang80d27fa2014-11-13 15:30:55 +0800112#define CONFIG_SYS_I2C
Scott Jiang655761e2014-11-13 15:30:53 +0800113#define CONFIG_SYS_I2C_ADI
Michael Hennerich4c631012010-05-31 14:11:53 +0000114
Michael Hennerich4c631012010-05-31 14:11:53 +0000115/*
116 * SPI_MMC Settings
117 */
Mike Frysingeraa5e9222010-12-24 12:53:47 -0500118#define CONFIG_GENERIC_MMC
119#define CONFIG_MMC_SPI
Michael Hennerich4c631012010-05-31 14:11:53 +0000120
Michael Hennerich4c631012010-05-31 14:11:53 +0000121/*
122 * Misc Settings
123 */
124#define CONFIG_MISC_INIT_R
125#define CONFIG_UART_CONSOLE 0
Michael Hennerich4c631012010-05-31 14:11:53 +0000126
127/*
128 * Pull in common ADI header for remaining command/environment setup
129 */
130#include <configs/bfin_adi_common.h>
131
132#endif