Rob Herring | 73089ad | 2011-10-24 08:50:20 +0000 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2010-2011 Calxeda, Inc. |
| 3 | * |
Wolfgang Denk | d79de1d | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 4 | * SPDX-License-Identifier: GPL-2.0+ |
Rob Herring | 73089ad | 2011-10-24 08:50:20 +0000 | [diff] [blame] | 5 | */ |
| 6 | |
| 7 | #include <common.h> |
| 8 | #include <ahci.h> |
Rob Herring | 12db802 | 2012-02-21 12:52:26 +0000 | [diff] [blame] | 9 | #include <netdev.h> |
Rob Herring | 73089ad | 2011-10-24 08:50:20 +0000 | [diff] [blame] | 10 | #include <scsi.h> |
| 11 | |
Alexey Brodkin | 267d8e2 | 2014-02-26 17:47:58 +0400 | [diff] [blame] | 12 | #include <linux/sizes.h> |
Rob Herring | 02fe785 | 2012-02-01 16:57:54 +0000 | [diff] [blame] | 13 | #include <asm/io.h> |
Rob Herring | 73089ad | 2011-10-24 08:50:20 +0000 | [diff] [blame] | 14 | |
Rob Herring | fd7ec6e | 2013-06-12 22:24:52 -0500 | [diff] [blame] | 15 | #define HB_AHCI_BASE 0xffe08000 |
| 16 | |
Rob Herring | f9904ce | 2012-02-01 16:57:55 +0000 | [diff] [blame] | 17 | #define HB_SREG_A9_PWR_REQ 0xfff3cf00 |
Rob Herring | 06d0074 | 2012-02-01 16:57:57 +0000 | [diff] [blame] | 18 | #define HB_SREG_A9_BOOT_SRC_STAT 0xfff3cf04 |
Rob Herring | fd7ec6e | 2013-06-12 22:24:52 -0500 | [diff] [blame] | 19 | #define HB_SREG_A9_PWRDOM_STAT 0xfff3cf20 |
| 20 | |
Rob Herring | f9904ce | 2012-02-01 16:57:55 +0000 | [diff] [blame] | 21 | #define HB_PWR_SUSPEND 0 |
| 22 | #define HB_PWR_SOFT_RESET 1 |
| 23 | #define HB_PWR_HARD_RESET 2 |
| 24 | #define HB_PWR_SHUTDOWN 3 |
| 25 | |
Rob Herring | fd7ec6e | 2013-06-12 22:24:52 -0500 | [diff] [blame] | 26 | #define PWRDOM_STAT_SATA 0x80000000 |
| 27 | #define PWRDOM_STAT_PCI 0x40000000 |
| 28 | #define PWRDOM_STAT_EMMC 0x20000000 |
| 29 | |
Rob Herring | 73089ad | 2011-10-24 08:50:20 +0000 | [diff] [blame] | 30 | DECLARE_GLOBAL_DATA_PTR; |
| 31 | |
| 32 | /* |
| 33 | * Miscellaneous platform dependent initialisations |
| 34 | */ |
| 35 | int board_init(void) |
| 36 | { |
| 37 | icache_enable(); |
| 38 | |
| 39 | return 0; |
| 40 | } |
| 41 | |
Rob Herring | 6fd0942 | 2011-12-15 11:15:50 +0000 | [diff] [blame] | 42 | /* We know all the init functions have been run now */ |
| 43 | int board_eth_init(bd_t *bis) |
| 44 | { |
| 45 | int rc = 0; |
| 46 | |
| 47 | #ifdef CONFIG_CALXEDA_XGMAC |
| 48 | rc += calxedaxgmac_initialize(0, 0xfff50000); |
| 49 | rc += calxedaxgmac_initialize(1, 0xfff51000); |
| 50 | #endif |
| 51 | return rc; |
| 52 | } |
| 53 | |
Ian Campbell | 5af74b6 | 2014-03-07 01:20:57 +0000 | [diff] [blame] | 54 | #ifdef CONFIG_SCSI_AHCI_PLAT |
| 55 | void scsi_init(void) |
Rob Herring | 73089ad | 2011-10-24 08:50:20 +0000 | [diff] [blame] | 56 | { |
Rob Herring | fd7ec6e | 2013-06-12 22:24:52 -0500 | [diff] [blame] | 57 | u32 reg = readl(HB_SREG_A9_PWRDOM_STAT); |
Rob Herring | 06d0074 | 2012-02-01 16:57:57 +0000 | [diff] [blame] | 58 | |
Rob Herring | fd7ec6e | 2013-06-12 22:24:52 -0500 | [diff] [blame] | 59 | if (reg & PWRDOM_STAT_SATA) { |
| 60 | ahci_init(HB_AHCI_BASE); |
| 61 | scsi_scan(1); |
| 62 | } |
Ian Campbell | 5af74b6 | 2014-03-07 01:20:57 +0000 | [diff] [blame] | 63 | } |
| 64 | #endif |
| 65 | |
| 66 | #ifdef CONFIG_MISC_INIT_R |
| 67 | int misc_init_r(void) |
| 68 | { |
| 69 | char envbuffer[16]; |
| 70 | u32 boot_choice; |
Rob Herring | 06d0074 | 2012-02-01 16:57:57 +0000 | [diff] [blame] | 71 | |
| 72 | boot_choice = readl(HB_SREG_A9_BOOT_SRC_STAT) & 0xff; |
| 73 | sprintf(envbuffer, "bootcmd%d", boot_choice); |
| 74 | if (getenv(envbuffer)) { |
| 75 | sprintf(envbuffer, "run bootcmd%d", boot_choice); |
| 76 | setenv("bootcmd", envbuffer); |
| 77 | } else |
| 78 | setenv("bootcmd", ""); |
| 79 | |
Rob Herring | 73089ad | 2011-10-24 08:50:20 +0000 | [diff] [blame] | 80 | return 0; |
| 81 | } |
Rob Herring | 13b17c3 | 2013-06-12 22:24:53 -0500 | [diff] [blame] | 82 | #endif |
Rob Herring | 73089ad | 2011-10-24 08:50:20 +0000 | [diff] [blame] | 83 | |
| 84 | int dram_init(void) |
| 85 | { |
| 86 | gd->ram_size = SZ_512M; |
| 87 | return 0; |
| 88 | } |
| 89 | |
| 90 | void dram_init_banksize(void) |
| 91 | { |
| 92 | gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE; |
| 93 | gd->bd->bi_dram[0].size = PHYS_SDRAM_1_SIZE; |
| 94 | } |
| 95 | |
Rob Herring | fd7ec6e | 2013-06-12 22:24:52 -0500 | [diff] [blame] | 96 | #if defined(CONFIG_OF_BOARD_SETUP) |
Simon Glass | 2aec3cc | 2014-10-23 18:58:47 -0600 | [diff] [blame] | 97 | int ft_board_setup(void *fdt, bd_t *bd) |
Rob Herring | fd7ec6e | 2013-06-12 22:24:52 -0500 | [diff] [blame] | 98 | { |
| 99 | static const char disabled[] = "disabled"; |
| 100 | u32 reg = readl(HB_SREG_A9_PWRDOM_STAT); |
| 101 | |
| 102 | if (!(reg & PWRDOM_STAT_SATA)) |
| 103 | do_fixup_by_compat(fdt, "calxeda,hb-ahci", "status", |
| 104 | disabled, sizeof(disabled), 1); |
| 105 | |
| 106 | if (!(reg & PWRDOM_STAT_EMMC)) |
| 107 | do_fixup_by_compat(fdt, "calxeda,hb-sdhci", "status", |
| 108 | disabled, sizeof(disabled), 1); |
Simon Glass | 2aec3cc | 2014-10-23 18:58:47 -0600 | [diff] [blame] | 109 | |
| 110 | return 0; |
Rob Herring | fd7ec6e | 2013-06-12 22:24:52 -0500 | [diff] [blame] | 111 | } |
| 112 | #endif |
| 113 | |
Rob Herring | 73089ad | 2011-10-24 08:50:20 +0000 | [diff] [blame] | 114 | void reset_cpu(ulong addr) |
| 115 | { |
Rob Herring | f9904ce | 2012-02-01 16:57:55 +0000 | [diff] [blame] | 116 | writel(HB_PWR_HARD_RESET, HB_SREG_A9_PWR_REQ); |
Rob Herring | 3513960 | 2012-12-02 17:06:22 +0000 | [diff] [blame] | 117 | |
| 118 | wfi(); |
Rob Herring | 73089ad | 2011-10-24 08:50:20 +0000 | [diff] [blame] | 119 | } |