blob: 7b496c853f3b3c9184a1f7412b42312d49e712a3 [file] [log] [blame]
Marian Balakowicz513b4a12005-10-11 19:09:42 +02001/*
2 * (C) Copyright 2005
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
Marian Balakowicz513b4a12005-10-11 19:09:42 +02006 */
7
8/*
9 * TQM8349 board configuration file
10 */
11
12#ifndef __CONFIG_H
13#define __CONFIG_H
14
Kim Phillipsd2f66b82015-03-17 12:00:45 -050015#define CONFIG_SYS_GENERIC_BOARD
16#define CONFIG_DISPLAY_BOARDINFO
17
Marian Balakowicz513b4a12005-10-11 19:09:42 +020018/*
19 * High Level Configuration Options
20 */
21#define CONFIG_E300 1 /* E300 Family */
Peter Tyser72f2d392009-05-22 17:23:25 -050022#define CONFIG_MPC834x 1 /* MPC834x specific */
Timur Tabic0b114a2006-10-31 21:23:16 -060023#define CONFIG_MPC8349 1 /* MPC8349 specific */
Marian Balakowicz513b4a12005-10-11 19:09:42 +020024#define CONFIG_TQM834X 1 /* TQM834X board specific */
25
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020026#define CONFIG_SYS_TEXT_BASE 0x80000000
27
Mike Williamsbf895ad2011-07-22 04:01:30 +000028/* IMMR Base Address Register, use Freescale default: 0xff400000 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020029#define CONFIG_SYS_IMMR 0xff400000
Marian Balakowicz513b4a12005-10-11 19:09:42 +020030
31/* System clock. Primary input clock when in PCI host mode */
32#define CONFIG_83XX_CLKIN 66666000 /* 66,666 MHz */
33
34/*
35 * Local Bus LCRR
36 * LCRR: DLL bypass, Clock divider is 8
37 *
38 * for CSB = 266 MHz it gives LCB clock frequency = 33 MHz
39 *
40 * External Local Bus rate is
41 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
42 */
Kim Phillips328040a2009-09-25 18:19:44 -050043#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
44#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_8
Marian Balakowicz513b4a12005-10-11 19:09:42 +020045
46/* board pre init: do not call, nothing to do */
47#undef CONFIG_BOARD_EARLY_INIT_F
48
49/* detect the number of flash banks */
50#define CONFIG_BOARD_EARLY_INIT_R
51
52/*
53 * DDR Setup
54 */
Joe Hershberger13fccc02011-10-11 23:57:22 -050055 /* DDR is system memory*/
56#define CONFIG_SYS_DDR_BASE 0x00000000
57#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020058#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
Joe Hershberger13fccc02011-10-11 23:57:22 -050059#define DDR_CASLAT_25 /* CASLAT set to 2.5 */
60#undef CONFIG_DDR_ECC /* only for ECC DDR module */
61#undef CONFIG_SPD_EEPROM /* do not use SPD EEPROM for DDR setup */
Marian Balakowicz513b4a12005-10-11 19:09:42 +020062
Joe Hershberger13fccc02011-10-11 23:57:22 -050063#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020064#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
65#define CONFIG_SYS_MEMTEST_END 0x00100000
Marian Balakowicz513b4a12005-10-11 19:09:42 +020066
67/*
68 * FLASH on the Local Bus
69 */
Joe Hershberger13fccc02011-10-11 23:57:22 -050070#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
71#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020072#undef CONFIG_SYS_FLASH_CHECKSUM
73#define CONFIG_SYS_FLASH_BASE 0x80000000 /* start of FLASH */
74#define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size in MB */
Joe Hershberger13fccc02011-10-11 23:57:22 -050075#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sectors */
Wolfgang Denk5a272ec32009-05-15 09:19:52 +020076#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
Marian Balakowicz513b4a12005-10-11 19:09:42 +020077
78/*
79 * FLASH bank number detection
80 */
81
82/*
Joe Hershberger13fccc02011-10-11 23:57:22 -050083 * When CONFIG_SYS_MAX_FLASH_BANKS_DETECT is defined, the actual number of
84 * Flash banks has to be determined at runtime and stored in a gloabl variable
85 * tqm834x_num_flash_banks. The value of CONFIG_SYS_MAX_FLASH_BANKS_DETECT is
86 * only used instead of CONFIG_SYS_MAX_FLASH_BANKS to allocate the array
87 * flash_info, and should be made sufficiently large to accomodate the number
88 * of banks that might actually be detected. Since most (all?) Flash related
89 * functions use CONFIG_SYS_MAX_FLASH_BANKS as the number of actual banks on
90 * the board, it is defined as tqm834x_num_flash_banks.
Marian Balakowicz513b4a12005-10-11 19:09:42 +020091 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020092#define CONFIG_SYS_MAX_FLASH_BANKS_DETECT 2
Marian Balakowicz513b4a12005-10-11 19:09:42 +020093
Joe Hershberger13fccc02011-10-11 23:57:22 -050094#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max sectors per device */
Marian Balakowicz513b4a12005-10-11 19:09:42 +020095
96/* 32 bit device at 0x80000000 via GPCM (0x8000_1801) */
Joe Hershberger13fccc02011-10-11 23:57:22 -050097#define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_FLASH_BASE & BR_BA) \
98 | BR_MS_GPCM \
99 | BR_PS_32 \
100 | BR_V)
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200101
102/* FLASH timing (0x0000_0c54) */
Joe Hershberger13fccc02011-10-11 23:57:22 -0500103#define CONFIG_SYS_OR_TIMING_FLASH (OR_GPCM_CSNT \
104 | OR_GPCM_ACS_DIV4 \
105 | OR_GPCM_SCY_5 \
106 | OR_GPCM_TRLX)
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200107
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500108#define CONFIG_SYS_PRELIM_OR_AM OR_AM_1GB /* OR addr mask: 1 GiB */
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200109
Joe Hershberger13fccc02011-10-11 23:57:22 -0500110#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM \
111 | CONFIG_SYS_OR_TIMING_FLASH)
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200112
Joe Hershbergerf05b9332011-10-11 23:57:30 -0500113#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_1GB)
Rafal Jaworowski384da5e2005-10-17 02:39:53 +0200114
Joe Hershberger13fccc02011-10-11 23:57:22 -0500115 /* Window base at flash base */
116#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200117
118/* disable remaining mappings */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200119#define CONFIG_SYS_BR1_PRELIM 0x00000000
120#define CONFIG_SYS_OR1_PRELIM 0x00000000
121#define CONFIG_SYS_LBLAWBAR1_PRELIM 0x00000000
122#define CONFIG_SYS_LBLAWAR1_PRELIM 0x00000000
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200123
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200124#define CONFIG_SYS_BR2_PRELIM 0x00000000
125#define CONFIG_SYS_OR2_PRELIM 0x00000000
126#define CONFIG_SYS_LBLAWBAR2_PRELIM 0x00000000
127#define CONFIG_SYS_LBLAWAR2_PRELIM 0x00000000
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200128
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200129#define CONFIG_SYS_BR3_PRELIM 0x00000000
130#define CONFIG_SYS_OR3_PRELIM 0x00000000
131#define CONFIG_SYS_LBLAWBAR3_PRELIM 0x00000000
132#define CONFIG_SYS_LBLAWAR3_PRELIM 0x00000000
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200133
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200134/*
135 * Monitor config
136 */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200137#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200138
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200139#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
Wolfgang Denk95593572009-05-14 23:18:34 +0200140# define CONFIG_SYS_RAMBOOT
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200141#else
Wolfgang Denk95593572009-05-14 23:18:34 +0200142# undef CONFIG_SYS_RAMBOOT
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200143#endif
144
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200145#define CONFIG_SYS_INIT_RAM_LOCK 1
Joe Hershberger13fccc02011-10-11 23:57:22 -0500146#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000 /* Initial RAM address */
147#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200148
Joe Hershberger13fccc02011-10-11 23:57:22 -0500149#define CONFIG_SYS_GBL_DATA_OFFSET \
150 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200151#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200152
Joe Hershberger13fccc02011-10-11 23:57:22 -0500153 /* Reserve 384 kB = 3 sect. for Mon */
154#define CONFIG_SYS_MONITOR_LEN (384 * 1024)
155 /* Reserve 512 kB for malloc */
156#define CONFIG_SYS_MALLOC_LEN (512 * 1024)
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200157
158/*
159 * Serial Port
160 */
161#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200162#define CONFIG_SYS_NS16550
163#define CONFIG_SYS_NS16550_SERIAL
164#define CONFIG_SYS_NS16550_REG_SIZE 1
165#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200166
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200167#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger13fccc02011-10-11 23:57:22 -0500168 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200169
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200170#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
171#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200172
173/*
174 * I2C
175 */
Heiko Schocherf2850742012-10-24 13:48:22 +0200176#define CONFIG_SYS_I2C
177#define CONFIG_SYS_I2C_FSL
178#define CONFIG_SYS_FSL_I2C_SPEED 400000
179#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
180#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200181
182/* I2C EEPROM, configuration for onboard EEPROMs 24C256 and 24C32 */
Joe Hershberger13fccc02011-10-11 23:57:22 -0500183#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
184#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* 16 bit */
185#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* 32 bytes/write */
186#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 12 /* 10ms +/- 20% */
187#define CONFIG_SYS_I2C_MULTI_EEPROMS /* more than one eeprom */
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200188
189/* I2C RTC */
Joe Hershberger13fccc02011-10-11 23:57:22 -0500190#define CONFIG_RTC_DS1337 /* use ds1337 rtc via i2c */
191#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200192
193/* I2C SYSMON (LM75) */
Joe Hershberger13fccc02011-10-11 23:57:22 -0500194#define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
195#define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200196#define CONFIG_SYS_DTT_MAX_TEMP 70
197#define CONFIG_SYS_DTT_LOW_TEMP -30
Joe Hershberger13fccc02011-10-11 23:57:22 -0500198#define CONFIG_SYS_DTT_HYSTERESIS 3
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200199
200/*
201 * TSEC
202 */
Wolfgang Denka1be4762008-05-20 16:00:29 +0200203#define CONFIG_TSEC_ENET /* tsec ethernet support */
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200204#define CONFIG_MII
205
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200206#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Joe Hershberger13fccc02011-10-11 23:57:22 -0500207#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200208#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Joe Hershberger13fccc02011-10-11 23:57:22 -0500209#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC2_OFFSET)
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200210
211#if defined(CONFIG_TSEC_ENET)
212
Kim Phillips177e58f2007-05-16 16:52:19 -0500213#define CONFIG_TSEC1 1
214#define CONFIG_TSEC1_NAME "TSEC0"
215#define CONFIG_TSEC2 1
216#define CONFIG_TSEC2_NAME "TSEC1"
Joe Hershberger13fccc02011-10-11 23:57:22 -0500217#define TSEC1_PHY_ADDR 2
218#define TSEC2_PHY_ADDR 1
219#define TSEC1_PHYIDX 0
220#define TSEC2_PHYIDX 0
Andy Fleming09b88df2007-08-15 20:03:25 -0500221#define TSEC1_FLAGS TSEC_GIGABIT
222#define TSEC2_FLAGS TSEC_GIGABIT
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200223
224/* Options are: TSEC[0-1] */
Joe Hershberger13fccc02011-10-11 23:57:22 -0500225#define CONFIG_ETHPRIME "TSEC0"
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200226
227#endif /* CONFIG_TSEC_ENET */
228
229/*
230 * General PCI
231 * Addresses are mapped 1-1.
232 */
Rafal Jaworowski384da5e2005-10-17 02:39:53 +0200233#define CONFIG_PCI
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200234
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200235#if defined(CONFIG_PCI)
236
Joe Hershberger13fccc02011-10-11 23:57:22 -0500237#define CONFIG_PCI_PNP /* do pci plug-and-play */
238#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200239
Rafal Jaworowski384da5e2005-10-17 02:39:53 +0200240/* PCI1 host bridge */
Joe Hershberger13fccc02011-10-11 23:57:22 -0500241#define CONFIG_SYS_PCI1_MEM_BASE 0x90000000
242#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
243#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
244#define CONFIG_SYS_PCI1_MMIO_BASE \
245 (CONFIG_SYS_PCI1_MEM_BASE + CONFIG_SYS_PCI1_MEM_SIZE)
246#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
247#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
248#define CONFIG_SYS_PCI1_IO_BASE 0xe2000000
249#define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE
250#define CONFIG_SYS_PCI1_IO_SIZE 0x1000000 /* 16M */
Rafal Jaworowski384da5e2005-10-17 02:39:53 +0200251
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200252#undef CONFIG_EEPRO100
Marian Balakowiczaab8c492005-10-28 22:30:33 +0200253#define CONFIG_EEPRO100
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200254#undef CONFIG_TULIP
255
256#if !defined(CONFIG_PCI_PNP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200257 #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BASE
258 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_MEM_BASE
Rafal Jaworowski384da5e2005-10-17 02:39:53 +0200259 #define PCI_IDSEL_NUMBER 0x1c /* slot0 (IDSEL) = 28 */
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200260#endif
261
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200262#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200263
264#endif /* CONFIG_PCI */
265
266/*
267 * Environment
268 */
Joe Hershberger13fccc02011-10-11 23:57:22 -0500269#define CONFIG_ENV_IS_IN_FLASH 1
270#define CONFIG_ENV_ADDR \
271 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
272#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) for env */
273#define CONFIG_ENV_SIZE 0x8000 /* 32K max size */
Wolfgang Denke96877e2009-05-14 23:18:33 +0200274#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
275#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
276
Joe Hershberger13fccc02011-10-11 23:57:22 -0500277#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
278#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200279
Jon Loeligeredccb462007-07-04 22:30:50 -0500280/*
Jon Loeligerbeb9ff42007-07-10 09:22:23 -0500281 * BOOTP options
282 */
283#define CONFIG_BOOTP_BOOTFILESIZE
284#define CONFIG_BOOTP_BOOTPATH
285#define CONFIG_BOOTP_GATEWAY
286#define CONFIG_BOOTP_HOSTNAME
287
288
289/*
Jon Loeligeredccb462007-07-04 22:30:50 -0500290 * Command line configuration.
291 */
292#include <config_cmd_default.h>
293
Wolfgang Denk95593572009-05-14 23:18:34 +0200294#define CONFIG_CMD_ASKENV
Jon Loeligeredccb462007-07-04 22:30:50 -0500295#define CONFIG_CMD_DATE
Wolfgang Denk95593572009-05-14 23:18:34 +0200296#define CONFIG_CMD_DHCP
Jon Loeligeredccb462007-07-04 22:30:50 -0500297#define CONFIG_CMD_DTT
298#define CONFIG_CMD_EEPROM
299#define CONFIG_CMD_I2C
Wolfgang Denk95593572009-05-14 23:18:34 +0200300#define CONFIG_CMD_NFS
Jon Loeligeredccb462007-07-04 22:30:50 -0500301#define CONFIG_CMD_JFFS2
302#define CONFIG_CMD_MII
303#define CONFIG_CMD_PING
Wolfgang Denk95593572009-05-14 23:18:34 +0200304#define CONFIG_CMD_REGINFO
305#define CONFIG_CMD_SNTP
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200306
307#if defined(CONFIG_PCI)
Jon Loeligeredccb462007-07-04 22:30:50 -0500308 #define CONFIG_CMD_PCI
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200309#endif
310
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200311#if defined(CONFIG_SYS_RAMBOOT)
Mike Frysinger78dcaf42009-01-28 19:08:14 -0500312 #undef CONFIG_CMD_SAVEENV
Jon Loeligeredccb462007-07-04 22:30:50 -0500313 #undef CONFIG_CMD_LOADS
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200314#endif
315
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200316/*
317 * Miscellaneous configurable options
318 */
Joe Hershberger13fccc02011-10-11 23:57:22 -0500319#define CONFIG_SYS_LONGHELP /* undef to save memory */
320#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200321
Joe Hershberger13fccc02011-10-11 23:57:22 -0500322#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
323#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Kim Phillips26c16d82010-04-15 17:36:05 -0500324
Joe Hershberger13fccc02011-10-11 23:57:22 -0500325#define CONFIG_SYS_HUSH_PARSER 1 /* Use the HUSH parser */
Wolfgang Denk274bac52006-10-28 02:29:14 +0200326
Jon Loeligeredccb462007-07-04 22:30:50 -0500327#if defined(CONFIG_CMD_KGDB)
Joe Hershberger13fccc02011-10-11 23:57:22 -0500328 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200329#else
Joe Hershberger13fccc02011-10-11 23:57:22 -0500330 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200331#endif
332
Joe Hershberger13fccc02011-10-11 23:57:22 -0500333 /* Print Buffer Size */
334#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
335#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
336 /* Boot Argument Buffer Size */
337#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200338
Joe Hershberger13fccc02011-10-11 23:57:22 -0500339#undef CONFIG_WATCHDOG /* watchdog disabled */
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200340
Wolfgang Denk95593572009-05-14 23:18:34 +0200341/* pass open firmware flat tree */
342#define CONFIG_OF_LIBFDT 1
343#define CONFIG_OF_BOARD_SETUP 1
344#define CONFIG_OF_STDOUT_VIA_ALIAS 1
345
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200346/*
347 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700348 * have to be in the first 256 MB of memory, since this is
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200349 * the maximum mapped by the Linux kernel during initialization.
350 */
Joe Hershberger13fccc02011-10-11 23:57:22 -0500351 /* Initial Memory map for Linux */
352#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200353
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200354#define CONFIG_SYS_HRCW_LOW (\
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200355 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
356 HRCWL_DDR_TO_SCB_CLK_1X1 |\
357 HRCWL_CSB_TO_CLKIN_4X1 |\
358 HRCWL_VCO_1X2 |\
359 HRCWL_CORE_TO_CSB_2X1)
360
361#if defined(PCI_64BIT)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200362#define CONFIG_SYS_HRCW_HIGH (\
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200363 HRCWH_PCI_HOST |\
364 HRCWH_64_BIT_PCI |\
365 HRCWH_PCI1_ARBITER_ENABLE |\
366 HRCWH_PCI2_ARBITER_DISABLE |\
367 HRCWH_CORE_ENABLE |\
368 HRCWH_FROM_0X00000100 |\
369 HRCWH_BOOTSEQ_DISABLE |\
370 HRCWH_SW_WATCHDOG_DISABLE |\
371 HRCWH_ROM_LOC_LOCAL_16BIT |\
372 HRCWH_TSEC1M_IN_GMII |\
Joe Hershberger13fccc02011-10-11 23:57:22 -0500373 HRCWH_TSEC2M_IN_GMII)
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200374#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200375#define CONFIG_SYS_HRCW_HIGH (\
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200376 HRCWH_PCI_HOST |\
377 HRCWH_32_BIT_PCI |\
378 HRCWH_PCI1_ARBITER_ENABLE |\
Rafal Jaworowski384da5e2005-10-17 02:39:53 +0200379 HRCWH_PCI2_ARBITER_DISABLE |\
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200380 HRCWH_CORE_ENABLE |\
381 HRCWH_FROM_0X00000100 |\
382 HRCWH_BOOTSEQ_DISABLE |\
383 HRCWH_SW_WATCHDOG_DISABLE |\
384 HRCWH_ROM_LOC_LOCAL_16BIT |\
385 HRCWH_TSEC1M_IN_GMII |\
Joe Hershberger13fccc02011-10-11 23:57:22 -0500386 HRCWH_TSEC2M_IN_GMII)
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200387#endif
388
Kumar Galae5221432006-01-11 11:12:57 -0600389/* System IO Config */
Kim Phillipsf91cad62009-06-05 14:11:33 -0500390#define CONFIG_SYS_SICRH 0
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200391#define CONFIG_SYS_SICRL SICRL_LDP_A
Kumar Galae5221432006-01-11 11:12:57 -0600392
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200393/* i-cache and d-cache disabled */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200394#define CONFIG_SYS_HID0_INIT 0x000000000
Kim Phillipsf3c7cd92010-04-20 19:37:54 -0500395#define CONFIG_SYS_HID0_FINAL (CONFIG_SYS_HID0_INIT | \
396 HID0_ENABLE_INSTRUCTION_CACHE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200397#define CONFIG_SYS_HID2 HID2_HBE
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200398
Becky Bruce03ea1be2008-05-08 19:02:12 -0500399#define CONFIG_HIGH_BATS 1 /* High BATs supported */
400
Kumar Galad5d94d62006-02-10 15:40:06 -0600401/* DDR 0 - 512M */
Joe Hershberger13fccc02011-10-11 23:57:22 -0500402#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500403 | BATL_PP_RW \
Joe Hershberger13fccc02011-10-11 23:57:22 -0500404 | BATL_MEMCOHERENCE)
405#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
406 | BATU_BL_256M \
407 | BATU_VS \
408 | BATU_VP)
409#define CONFIG_SYS_IBAT1L (CONFIG_SYS_SDRAM_BASE + 0x10000000 \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500410 | BATL_PP_RW \
Joe Hershberger13fccc02011-10-11 23:57:22 -0500411 | BATL_MEMCOHERENCE)
412#define CONFIG_SYS_IBAT1U (CONFIG_SYS_SDRAM_BASE + 0x10000000 \
413 | BATU_BL_256M \
414 | BATU_VS \
415 | BATU_VP)
Kumar Galad5d94d62006-02-10 15:40:06 -0600416
417/* stack in DCACHE @ 512M (no backing mem) */
Joe Hershberger13fccc02011-10-11 23:57:22 -0500418#define CONFIG_SYS_IBAT2L (CONFIG_SYS_INIT_RAM_ADDR \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500419 | BATL_PP_RW \
Joe Hershberger13fccc02011-10-11 23:57:22 -0500420 | BATL_MEMCOHERENCE)
421#define CONFIG_SYS_IBAT2U (CONFIG_SYS_INIT_RAM_ADDR \
422 | BATU_BL_128K \
423 | BATU_VS \
424 | BATU_VP)
Kumar Galad5d94d62006-02-10 15:40:06 -0600425
426/* PCI */
Rafal Jaworowski7a1e6be2006-08-18 10:39:11 +0200427#ifdef CONFIG_PCI
Gabor Juhosb4458732013-05-30 07:06:12 +0000428#define CONFIG_PCI_INDIRECT_BRIDGE
Joe Hershberger13fccc02011-10-11 23:57:22 -0500429#define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI1_MEM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500430 | BATL_PP_RW \
Joe Hershberger13fccc02011-10-11 23:57:22 -0500431 | BATL_MEMCOHERENCE)
432#define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI1_MEM_BASE \
433 | BATU_BL_256M \
434 | BATU_VS \
435 | BATU_VP)
436#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI1_MMIO_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500437 | BATL_PP_RW \
Joe Hershberger13fccc02011-10-11 23:57:22 -0500438 | BATL_MEMCOHERENCE \
439 | BATL_GUARDEDSTORAGE)
440#define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI1_MMIO_BASE \
441 | BATU_BL_256M \
442 | BATU_VS \
443 | BATU_VP)
444#define CONFIG_SYS_IBAT5L (CONFIG_SYS_PCI1_IO_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500445 | BATL_PP_RW \
Joe Hershberger13fccc02011-10-11 23:57:22 -0500446 | BATL_CACHEINHIBIT \
447 | BATL_GUARDEDSTORAGE)
448#define CONFIG_SYS_IBAT5U (CONFIG_SYS_PCI1_IO_BASE \
449 | BATU_BL_16M \
450 | BATU_VS \
451 | BATU_VP)
Rafal Jaworowski7a1e6be2006-08-18 10:39:11 +0200452#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200453#define CONFIG_SYS_IBAT3L (0)
454#define CONFIG_SYS_IBAT3U (0)
455#define CONFIG_SYS_IBAT4L (0)
456#define CONFIG_SYS_IBAT4U (0)
457#define CONFIG_SYS_IBAT5L (0)
458#define CONFIG_SYS_IBAT5U (0)
Rafal Jaworowski7a1e6be2006-08-18 10:39:11 +0200459#endif
Kumar Galad5d94d62006-02-10 15:40:06 -0600460
461/* IMMRBAR */
Joe Hershberger13fccc02011-10-11 23:57:22 -0500462#define CONFIG_SYS_IBAT6L (CONFIG_SYS_IMMR \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500463 | BATL_PP_RW \
Joe Hershberger13fccc02011-10-11 23:57:22 -0500464 | BATL_CACHEINHIBIT \
465 | BATL_GUARDEDSTORAGE)
466#define CONFIG_SYS_IBAT6U (CONFIG_SYS_IMMR \
467 | BATU_BL_1M \
468 | BATU_VS \
469 | BATU_VP)
Kumar Galad5d94d62006-02-10 15:40:06 -0600470
471/* FLASH */
Joe Hershberger13fccc02011-10-11 23:57:22 -0500472#define CONFIG_SYS_IBAT7L (CONFIG_SYS_FLASH_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500473 | BATL_PP_RW \
Joe Hershberger13fccc02011-10-11 23:57:22 -0500474 | BATL_CACHEINHIBIT \
475 | BATL_GUARDEDSTORAGE)
476#define CONFIG_SYS_IBAT7U (CONFIG_SYS_FLASH_BASE \
477 | BATU_BL_256M \
478 | BATU_VS \
479 | BATU_VP)
Kumar Galad5d94d62006-02-10 15:40:06 -0600480
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200481#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
482#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
483#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
484#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
485#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
486#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
487#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
488#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
489#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
490#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
491#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
492#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
493#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
494#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
495#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
496#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Kumar Galad5d94d62006-02-10 15:40:06 -0600497
Jon Loeligeredccb462007-07-04 22:30:50 -0500498#if defined(CONFIG_CMD_KGDB)
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200499#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200500#endif
501
502/*
503 * Environment Configuration
504 */
505
Joe Hershberger13fccc02011-10-11 23:57:22 -0500506 /* default location for tftp and bootm */
507#define CONFIG_LOADADDR 400000
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200508
509#define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
Joe Hershberger13fccc02011-10-11 23:57:22 -0500510#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200511
512#define CONFIG_BAUDRATE 115200
513
514#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk1baed662008-03-03 12:16:44 +0100515 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200516 "echo"
517
518#undef CONFIG_BOOTARGS
519
520#define CONFIG_EXTRA_ENV_SETTINGS \
521 "netdev=eth0\0" \
Wolfgang Denk7c37fa82008-02-14 23:18:01 +0100522 "hostname=tqm834x\0" \
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200523 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100524 "nfsroot=${serverip}:${rootpath}\0" \
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200525 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100526 "addip=setenv bootargs ${bootargs} " \
527 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
528 ":${hostname}:${netdev}:off panic=1\0" \
Joe Hershberger13fccc02011-10-11 23:57:22 -0500529 "addcons=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0" \
Wolfgang Denk95593572009-05-14 23:18:34 +0200530 "flash_nfs_old=run nfsargs addip addcons;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100531 "bootm ${kernel_addr}\0" \
Wolfgang Denk95593572009-05-14 23:18:34 +0200532 "flash_nfs=run nfsargs addip addcons;" \
533 "bootm ${kernel_addr} - ${fdt_addr}\0" \
534 "flash_self_old=run ramargs addip addcons;" \
Wolfgang Denk86eb3b72005-11-20 21:40:11 +0100535 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
Wolfgang Denk95593572009-05-14 23:18:34 +0200536 "flash_self=run ramargs addip addcons;" \
537 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
538 "net_nfs_old=tftp 400000 ${bootfile};" \
539 "run nfsargs addip addcons;bootm\0" \
540 "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \
541 "tftp ${fdt_addr_r} ${fdt_file}; " \
542 "run nfsargs addip addcons; " \
543 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200544 "rootpath=/opt/eldk/ppc_6xx\0" \
Wolfgang Denk95593572009-05-14 23:18:34 +0200545 "bootfile=tqm834x/uImage\0" \
546 "fdtfile=tqm834x/tqm834x.dtb\0" \
547 "kernel_addr_r=400000\0" \
548 "fdt_addr_r=600000\0" \
549 "ramdisk_addr_r=800000\0" \
550 "kernel_addr=800C0000\0" \
551 "fdt_addr=800A0000\0" \
552 "ramdisk_addr=80300000\0" \
553 "u-boot=tqm834x/u-boot.bin\0" \
554 "load=tftp 200000 ${u-boot}\0" \
555 "update=protect off 80000000 +${filesize};" \
556 "era 80000000 +${filesize};" \
557 "cp.b 200000 80000000 ${filesize}\0" \
Detlev Zundel406e5782008-03-06 16:45:53 +0100558 "upd=run load update\0" \
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200559 ""
560
561#define CONFIG_BOOTCOMMAND "run flash_self"
562
563/*
564 * JFFS2 partitions
565 */
566/* mtdparts command line support */
Stefan Roeseb1423dd2009-03-19 13:30:36 +0100567#define CONFIG_CMD_MTDPARTS
Stefan Roese5dc958f2009-05-12 14:32:58 +0200568#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
569#define CONFIG_FLASH_CFI_MTD
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200570#define MTDIDS_DEFAULT "nor0=TQM834x-0"
571
572/* default mtd partition table */
Joe Hershberger13fccc02011-10-11 23:57:22 -0500573#define MTDPARTS_DEFAULT "mtdparts=TQM834x-0:256k(u-boot),256k(env)," \
574 "1m(kernel),2m(initrd)," \
575 "-(user);" \
Marian Balakowicz513b4a12005-10-11 19:09:42 +0200576
577#endif /* __CONFIG_H */