blob: e7d6c7942bafb46af6ec0ca2241c3b596545dce4 [file] [log] [blame]
wdenk591dda52002-11-18 00:14:45 +00001/*
2 * (C) Copyright 2002
3 * Daniel Engström, Omicron Ceti AB, daniel@omicron.se.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_X86 1 /* This is a X86 CPU */
37
38#define CFG_SDRAM_PRECHARGE_DELAY 6 /* 6T */
39#define CFG_SDRAM_REFRESH_RATE 78 /* 7.8uS (choices are 7.8, 15.6, 31.2 or 62.5uS) */
40#define CFG_SDRAM_RAS_CAS_DELAY 3 /* 3T */
41
42/* define at most one of these */
43#undef CFG_SDRAM_CAS_LATENCY_2T
44#define CFG_SDRAM_CAS_LATENCY_3T
45
46#define CFG_SC520_HIGH_SPEED 0 /* 100 or 133MHz */
47#define CFG_RESET_GENERIC 1 /* use tripple-fault to reset cpu */
48#undef CFG_RESET_SC520 /* use SC520 MMCR's to reset cpu */
49#undef CFG_TIMER_SC520 /* use SC520 swtimers */
50#define CFG_TIMER_GENERIC 1 /* use the i8254 PIT timers */
51#undef CFG_TIMER_TSC /* use the Pentium TSC timers */
52#define CFG_USE_SIO_UART 0 /* prefer the uarts on the SIO to those
53 * in the SC520 on the CDP */
54
55#define CFG_STACK_SIZE 0x8000 /* Size of bootloader stack */
56
57#define CONFIG_SHOW_BOOT_PROGRESS 1
58#define CONFIG_LAST_STAGE_INIT 1
59
60/*
61 * Size of malloc() pool
62 */
63#define CONFIG_MALLOC_SIZE (CFG_ENV_SIZE + 128*1024)
64
65
66/* allow to overwrite serial and ethaddr */
67#define CONFIG_ENV_OVERWRITE
68#define CFG_ENV_IS_NOWHERE 1
69#undef CFG_ENV_IS_IN_FLASH
70#undef CFG_ENV_IS_IN_NVRAM
71#undef CFG_ENV_IS_INEEPROM
72
73#define CONFIG_BAUDRATE 9600
74
75#define CONFIG_COMMANDS (CONFIG_CMD_DFL | CFG_CMD_PCI | CFG_CMD_JFFS2 | CFG_CMD_IDE | CFG_CMD_NET)
76
77/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
78#include <cmd_confdefs.h>
79
80#define CONFIG_BOOTDELAY 15
81#define CONFIG_BOOTARGS "root=/dev/mtdblock0 console=ttyS0,9600"
82/* #define CONFIG_BOOTCOMMAND "bootm 38000000" */
83
84#if (CONFIG_COMMANDS & CFG_CMD_KGDB)
85#define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port */
86#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
87#endif
88
89#define CFG_JFFS2_FIRST_BANK 0 /* use for JFFS2 */
90#define CFG_JFFS2_NUM_BANKS 1 /* */
91
92/*
93 * Miscellaneous configurable options
94 */
95#define CFG_LONGHELP /* undef to save memory */
96#define CFG_PROMPT "boot > " /* Monitor Command Prompt */
97#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
98#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
99#define CFG_MAXARGS 16 /* max number of command args */
100#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
101
102#define CFG_MEMTEST_START 0x00100000 /* memtest works on */
103#define CFG_MEMTEST_END 0x01000000 /* 1 ... 16 MB in DRAM */
104
105#undef CFG_CLKS_IN_HZ /* everything, incl board info, in Hz */
106
107#define CFG_LOAD_ADDR 0x38000000 /* default load address */
108
109#define CFG_HZ 1024 /* incrementer freq: 1kHz */
110
111 /* valid baudrates */
112#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
113
114
115/*-----------------------------------------------------------------------
116 * Physical Memory Map
117 */
118#define CONFIG_NR_DRAM_BANKS 4 /* we have 4 banks of DRAM */
119
120
121#define PHYS_FLASH_1 0x38000000 /* Flash Bank #1 */
122#define PHYS_FLASH_SIZE 0x00800000 /* 8 MB */
123
124#define CFG_FLASH_BASE PHYS_FLASH_1
125
126/*-----------------------------------------------------------------------
127 * FLASH and environment organization
128 */
129#define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
130#define CFG_MAX_FLASH_SECT 64 /* max number of sectors on one chip */
131
132/* timeout values are in ticks */
133#define CFG_FLASH_ERASE_TOUT (2*CFG_HZ) /* Timeout for Flash Erase */
134#define CFG_FLASH_WRITE_TOUT (2*CFG_HZ) /* Timeout for Flash Write */
135
136#define CFG_ENV_IS_IN_FLASH 1
137#define CFG_ENV_ADDR (PHYS_FLASH_1 + 0x7a0000) /* Addr of Environment Sector */
138#define CFG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
139
140
141/*-----------------------------------------------------------------------
142 * Device drivers
143 */
144#define CONFIG_NET_MULTI /* Multi ethernet cards support */
145#define CONFIG_PCNET
146#define CONFIG_PCNET_79C973
147#define CONFIG_PCNET_79C975
148#define PCNET_HAS_PROM 1
149/************************************************************
150 * IDE/ATA stuff
151 ************************************************************/
152#define CFG_IDE_MAXBUS 2 /* max. 2 IDE busses */
153#define CFG_IDE_MAXDEVICE (CFG_IDE_MAXBUS*2) /* max. 2 drives per IDE bus */
154
155#define CFG_ATA_IDE0_OFFSET 0x01F0 /* ide0 offste */
156#define CFG_ATA_IDE1_OFFSET 0x0170 /* ide1 offset */
157#define CFG_ATA_DATA_OFFSET 0 /* data reg offset */
158#define CFG_ATA_REG_OFFSET 0 /* reg offset */
159#define CFG_ATA_ALT_OFFSET 0x200 /* alternate register offset */
160
161#undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */
162#undef CONFIG_IDE_LED /* no led for ide supported */
163#undef CONFIG_IDE_RESET /* reset for ide unsupported... */
164#undef CONFIG_IDE_RESET_ROUTINE /* no special reset function */
165
166/************************************************************
167 * ATAPI support (experimental)
168 ************************************************************/
169#define CONFIG_ATAPI /* enable ATAPI Support */
170
171/************************************************************
172 * DISK Partition support
173 ************************************************************/
174#define CONFIG_DOS_PARTITION
175#define CONFIG_MAC_PARTITION
176#define CONFIG_ISO_PARTITION /* Experimental */
177
178/************************************************************
179 * Keyboard support
180 ************************************************************/
181#define CONFIG_ISA_KEYBOARD
182
183#if 0
184/************************************************************
185 * Video support
186 ************************************************************/
187#define CONFIG_VIDEO /*To enable video controller support */
188#define CONFIG_VIDEO_CT69000
189#define CONFIG_CFB_CONSOLE
190#define CONFIG_VIDEO_LOGO
191#define CONFIG_CONSOLE_EXTRA_INFO
192#define CONFIG_VGA_AS_SINGLE_DEVICE
193#define CONFIG_VIDEO_SW_CURSOR
194#define CONFIG_VIDEO_ONBOARD /* Video controller is on-board */
195#endif
196
197/************************************************************
198 * RTC
199 ***********************************************************/
200#define CONFIG_RTC_MC146818
201#undef CONFIG_WATCHDOG /* watchdog disabled */
202
203/*
204 * PCI stuff
205 */
206#define CONFIG_PCI /* include pci support */
207#define CONFIG_PCI_PNP /* pci plug-and-play */
208#define CONFIG_PCI_SCAN_SHOW
209
210#endif /* __CONFIG_H */