blob: e0e8235d7389d14ab5846ab2962ee76656afb037 [file] [log] [blame]
Mike Rapoport8abe7302010-12-18 17:43:19 -05001/*
Nikita Kiryanovb7792f02012-01-02 04:01:31 +00002 * (C) Copyright 2011 CompuLab, Ltd. <www.compulab.co.il>
Mike Rapoport8abe7302010-12-18 17:43:19 -05003 *
Igor Grinbergbebedbf2011-04-18 17:48:31 -04004 * Authors: Mike Rapoport <mike@compulab.co.il>
5 * Igor Grinberg <grinberg@compulab.co.il>
Mike Rapoport8abe7302010-12-18 17:43:19 -05006 *
7 * Derived from omap3evm and Beagle Board by
8 * Manikandan Pillai <mani.pillai@ti.com>
9 * Richard Woodruff <r-woodruff2@ti.com>
10 * Syed Mohammed Khasim <x0khasim@ti.com>
11 *
12 * See file CREDITS for list of people who contributed to this
13 * project.
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License as
17 * published by the Free Software Foundation; either version 2 of
18 * the License, or (at your option) any later version.
19 *
20 * This program is distributed in the hope that it will be useful,
21 * but WITHOUT ANY WARRANTY; without even the implied warranty of
22 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
23 * GNU General Public License for more details.
24 *
25 * You should have received a copy of the GNU General Public License
26 * along with this program; if not, write to the Free Software
Igor Grinbergbebedbf2011-04-18 17:48:31 -040027 * Foundation, Inc.
Mike Rapoport8abe7302010-12-18 17:43:19 -050028 */
29
30#include <common.h>
Igor Grinbergd2367bc2011-04-18 17:54:33 -040031#include <status_led.h>
Mike Rapoport8abe7302010-12-18 17:43:19 -050032#include <netdev.h>
33#include <net.h>
34#include <i2c.h>
Nikita Kiryanov9f957be2012-12-02 13:59:19 +020035#include <usb.h>
Nikita Kiryanov4459e762012-12-03 02:19:45 +000036#include <mmc.h>
Mike Rapoport8abe7302010-12-18 17:43:19 -050037#include <twl4030.h>
Nikita Kiryanovb47cb9d2012-01-12 03:26:30 +000038#include <linux/compiler.h>
Mike Rapoport8abe7302010-12-18 17:43:19 -050039
40#include <asm/io.h>
41#include <asm/arch/mem.h>
42#include <asm/arch/mux.h>
43#include <asm/arch/mmc_host_def.h>
44#include <asm/arch/sys_proto.h>
45#include <asm/mach-types.h>
Nikita Kiryanov9f957be2012-12-02 13:59:19 +020046#include <asm/ehci-omap.h>
47#include <asm/gpio.h>
Mike Rapoport8abe7302010-12-18 17:43:19 -050048
Nikita Kiryanovf1ef8692012-01-12 03:28:09 +000049#include "eeprom.h"
50
Igor Grinberg8bd1b192011-04-18 17:43:26 -040051DECLARE_GLOBAL_DATA_PTR;
52
Mike Rapoport8abe7302010-12-18 17:43:19 -050053const omap3_sysinfo sysinfo = {
54 DDR_DISCRETE,
Igor Grinberg05a96a42011-04-18 17:55:21 -040055 "CM-T3x board",
Mike Rapoport8abe7302010-12-18 17:43:19 -050056 "NAND",
57};
58
59static u32 gpmc_net_config[GPMC_MAX_REG] = {
60 NET_GPMC_CONFIG1,
61 NET_GPMC_CONFIG2,
62 NET_GPMC_CONFIG3,
63 NET_GPMC_CONFIG4,
64 NET_GPMC_CONFIG5,
65 NET_GPMC_CONFIG6,
66 0
67};
68
69static u32 gpmc_nand_config[GPMC_MAX_REG] = {
70 SMNAND_GPMC_CONFIG1,
71 SMNAND_GPMC_CONFIG2,
72 SMNAND_GPMC_CONFIG3,
73 SMNAND_GPMC_CONFIG4,
74 SMNAND_GPMC_CONFIG5,
75 SMNAND_GPMC_CONFIG6,
76 0,
77};
78
79/*
80 * Routine: board_init
Igor Grinberg7e741ff2012-06-13 19:41:40 +000081 * Description: hardware init.
Mike Rapoport8abe7302010-12-18 17:43:19 -050082 */
83int board_init(void)
84{
Mike Rapoport8abe7302010-12-18 17:43:19 -050085 gpmc_init(); /* in SRAM or SDRAM, finish GPMC */
86
87 enable_gpmc_cs_config(gpmc_nand_config, &gpmc_cfg->cs[0],
88 CONFIG_SYS_NAND_BASE, GPMC_SIZE_16M);
89
90 /* board id for Linux */
Igor Grinberg05a96a42011-04-18 17:55:21 -040091 if (get_cpu_family() == CPU_OMAP34XX)
92 gd->bd->bi_arch_number = MACH_TYPE_CM_T35;
93 else
94 gd->bd->bi_arch_number = MACH_TYPE_CM_T3730;
95
Mike Rapoport8abe7302010-12-18 17:43:19 -050096 /* boot param addr */
97 gd->bd->bi_boot_params = (OMAP34XX_SDRC_CS0 + 0x100);
98
Igor Grinbergd2367bc2011-04-18 17:54:33 -040099#if defined(CONFIG_STATUS_LED) && defined(STATUS_LED_BOOT)
100 status_led_set(STATUS_LED_BOOT, STATUS_LED_ON);
101#endif
102
Mike Rapoport8abe7302010-12-18 17:43:19 -0500103 return 0;
104}
105
Nikita Kiryanovcc935c62012-05-24 04:01:24 +0000106static u32 cm_t3x_rev;
107
108/*
109 * Routine: get_board_rev
110 * Description: read system revision
111 */
112u32 get_board_rev(void)
113{
114 if (!cm_t3x_rev)
115 cm_t3x_rev = cm_t3x_eeprom_get_board_rev();
116
117 return cm_t3x_rev;
118};
119
120/*
121 * Routine: misc_init_r
122 * Description: display die ID
123 */
124int misc_init_r(void)
125{
126 u32 board_rev = get_board_rev();
127 u32 rev_major = board_rev / 100;
128 u32 rev_minor = board_rev - (rev_major * 100);
129
130 if ((rev_minor / 10) * 10 == rev_minor)
131 rev_minor = rev_minor / 10;
132
133 printf("PCB: %u.%u\n", rev_major, rev_minor);
134 dieid_num_r();
135
136 return 0;
137}
138
Mike Rapoport8abe7302010-12-18 17:43:19 -0500139/*
Mike Rapoport8abe7302010-12-18 17:43:19 -0500140 * Routine: set_muxconf_regs
141 * Description: Setting up the configuration Mux registers specific to the
142 * hardware. Many pins need to be moved from protect to primary
143 * mode.
144 */
Igor Grinberg05a96a42011-04-18 17:55:21 -0400145static void cm_t3x_set_common_muxconf(void)
Mike Rapoport8abe7302010-12-18 17:43:19 -0500146{
147 /* SDRC */
148 MUX_VAL(CP(SDRC_D0), (IEN | PTD | DIS | M0)); /*SDRC_D0*/
149 MUX_VAL(CP(SDRC_D1), (IEN | PTD | DIS | M0)); /*SDRC_D1*/
150 MUX_VAL(CP(SDRC_D2), (IEN | PTD | DIS | M0)); /*SDRC_D2*/
151 MUX_VAL(CP(SDRC_D3), (IEN | PTD | DIS | M0)); /*SDRC_D3*/
152 MUX_VAL(CP(SDRC_D4), (IEN | PTD | DIS | M0)); /*SDRC_D4*/
153 MUX_VAL(CP(SDRC_D5), (IEN | PTD | DIS | M0)); /*SDRC_D5*/
154 MUX_VAL(CP(SDRC_D6), (IEN | PTD | DIS | M0)); /*SDRC_D6*/
155 MUX_VAL(CP(SDRC_D7), (IEN | PTD | DIS | M0)); /*SDRC_D7*/
156 MUX_VAL(CP(SDRC_D8), (IEN | PTD | DIS | M0)); /*SDRC_D8*/
157 MUX_VAL(CP(SDRC_D9), (IEN | PTD | DIS | M0)); /*SDRC_D9*/
158 MUX_VAL(CP(SDRC_D10), (IEN | PTD | DIS | M0)); /*SDRC_D10*/
159 MUX_VAL(CP(SDRC_D11), (IEN | PTD | DIS | M0)); /*SDRC_D11*/
160 MUX_VAL(CP(SDRC_D12), (IEN | PTD | DIS | M0)); /*SDRC_D12*/
161 MUX_VAL(CP(SDRC_D13), (IEN | PTD | DIS | M0)); /*SDRC_D13*/
162 MUX_VAL(CP(SDRC_D14), (IEN | PTD | DIS | M0)); /*SDRC_D14*/
163 MUX_VAL(CP(SDRC_D15), (IEN | PTD | DIS | M0)); /*SDRC_D15*/
164 MUX_VAL(CP(SDRC_D16), (IEN | PTD | DIS | M0)); /*SDRC_D16*/
165 MUX_VAL(CP(SDRC_D17), (IEN | PTD | DIS | M0)); /*SDRC_D17*/
166 MUX_VAL(CP(SDRC_D18), (IEN | PTD | DIS | M0)); /*SDRC_D18*/
167 MUX_VAL(CP(SDRC_D19), (IEN | PTD | DIS | M0)); /*SDRC_D19*/
168 MUX_VAL(CP(SDRC_D20), (IEN | PTD | DIS | M0)); /*SDRC_D20*/
169 MUX_VAL(CP(SDRC_D21), (IEN | PTD | DIS | M0)); /*SDRC_D21*/
170 MUX_VAL(CP(SDRC_D22), (IEN | PTD | DIS | M0)); /*SDRC_D22*/
171 MUX_VAL(CP(SDRC_D23), (IEN | PTD | DIS | M0)); /*SDRC_D23*/
172 MUX_VAL(CP(SDRC_D24), (IEN | PTD | DIS | M0)); /*SDRC_D24*/
173 MUX_VAL(CP(SDRC_D25), (IEN | PTD | DIS | M0)); /*SDRC_D25*/
174 MUX_VAL(CP(SDRC_D26), (IEN | PTD | DIS | M0)); /*SDRC_D26*/
175 MUX_VAL(CP(SDRC_D27), (IEN | PTD | DIS | M0)); /*SDRC_D27*/
176 MUX_VAL(CP(SDRC_D28), (IEN | PTD | DIS | M0)); /*SDRC_D28*/
177 MUX_VAL(CP(SDRC_D29), (IEN | PTD | DIS | M0)); /*SDRC_D29*/
178 MUX_VAL(CP(SDRC_D30), (IEN | PTD | DIS | M0)); /*SDRC_D30*/
179 MUX_VAL(CP(SDRC_D31), (IEN | PTD | DIS | M0)); /*SDRC_D31*/
180 MUX_VAL(CP(SDRC_CLK), (IEN | PTD | DIS | M0)); /*SDRC_CLK*/
181 MUX_VAL(CP(SDRC_DQS0), (IEN | PTD | DIS | M0)); /*SDRC_DQS0*/
182 MUX_VAL(CP(SDRC_DQS1), (IEN | PTD | DIS | M0)); /*SDRC_DQS1*/
183 MUX_VAL(CP(SDRC_DQS2), (IEN | PTD | DIS | M0)); /*SDRC_DQS2*/
184 MUX_VAL(CP(SDRC_DQS3), (IEN | PTD | DIS | M0)); /*SDRC_DQS3*/
185 MUX_VAL(CP(SDRC_CKE0), (IDIS | PTU | EN | M0)); /*SDRC_CKE0*/
186 MUX_VAL(CP(SDRC_CKE1), (IDIS | PTD | DIS | M7)); /*SDRC_CKE1*/
187
188 /* GPMC */
189 MUX_VAL(CP(GPMC_A1), (IDIS | PTU | EN | M0)); /*GPMC_A1*/
190 MUX_VAL(CP(GPMC_A2), (IDIS | PTU | EN | M0)); /*GPMC_A2*/
191 MUX_VAL(CP(GPMC_A3), (IDIS | PTU | EN | M0)); /*GPMC_A3*/
192 MUX_VAL(CP(GPMC_A4), (IDIS | PTU | EN | M0)); /*GPMC_A4*/
193 MUX_VAL(CP(GPMC_A5), (IDIS | PTU | EN | M0)); /*GPMC_A5*/
194 MUX_VAL(CP(GPMC_A6), (IDIS | PTU | EN | M0)); /*GPMC_A6*/
195 MUX_VAL(CP(GPMC_A7), (IDIS | PTU | EN | M0)); /*GPMC_A7*/
196 MUX_VAL(CP(GPMC_A8), (IDIS | PTU | EN | M0)); /*GPMC_A8*/
197 MUX_VAL(CP(GPMC_A9), (IDIS | PTU | EN | M0)); /*GPMC_A9*/
198 MUX_VAL(CP(GPMC_A10), (IDIS | PTU | EN | M0)); /*GPMC_A10*/
199 MUX_VAL(CP(GPMC_D0), (IEN | PTU | EN | M0)); /*GPMC_D0*/
200 MUX_VAL(CP(GPMC_D1), (IEN | PTU | EN | M0)); /*GPMC_D1*/
201 MUX_VAL(CP(GPMC_D2), (IEN | PTU | EN | M0)); /*GPMC_D2*/
202 MUX_VAL(CP(GPMC_D3), (IEN | PTU | EN | M0)); /*GPMC_D3*/
203 MUX_VAL(CP(GPMC_D4), (IEN | PTU | EN | M0)); /*GPMC_D4*/
204 MUX_VAL(CP(GPMC_D5), (IEN | PTU | EN | M0)); /*GPMC_D5*/
205 MUX_VAL(CP(GPMC_D6), (IEN | PTU | EN | M0)); /*GPMC_D6*/
206 MUX_VAL(CP(GPMC_D7), (IEN | PTU | EN | M0)); /*GPMC_D7*/
207 MUX_VAL(CP(GPMC_D8), (IEN | PTU | EN | M0)); /*GPMC_D8*/
208 MUX_VAL(CP(GPMC_D9), (IEN | PTU | EN | M0)); /*GPMC_D9*/
209 MUX_VAL(CP(GPMC_D10), (IEN | PTU | EN | M0)); /*GPMC_D10*/
210 MUX_VAL(CP(GPMC_D11), (IEN | PTU | EN | M0)); /*GPMC_D11*/
211 MUX_VAL(CP(GPMC_D12), (IEN | PTU | EN | M0)); /*GPMC_D12*/
212 MUX_VAL(CP(GPMC_D13), (IEN | PTU | EN | M0)); /*GPMC_D13*/
213 MUX_VAL(CP(GPMC_D14), (IEN | PTU | EN | M0)); /*GPMC_D14*/
214 MUX_VAL(CP(GPMC_D15), (IEN | PTU | EN | M0)); /*GPMC_D15*/
215 MUX_VAL(CP(GPMC_NCS0), (IDIS | PTU | EN | M0)); /*GPMC_nCS0*/
216
217 /* SB-T35 Ethernet */
218 MUX_VAL(CP(GPMC_NCS4), (IEN | PTU | EN | M0)); /*GPMC_nCS4*/
219
Nikita Kiryanov2247eb42013-01-30 21:39:58 +0000220 /* DVI enable */
221 MUX_VAL(CP(GPMC_NCS3), (IDIS | PTU | DIS | M4));/*GPMC_nCS3*/
222
Igor Grinberg05a96a42011-04-18 17:55:21 -0400223 /* CM-T3x Ethernet */
Mike Rapoport8abe7302010-12-18 17:43:19 -0500224 MUX_VAL(CP(GPMC_NCS5), (IDIS | PTU | DIS | M0)); /*GPMC_nCS5*/
225 MUX_VAL(CP(GPMC_CLK), (IEN | PTD | DIS | M4)); /*GPIO_59*/
226 MUX_VAL(CP(GPMC_NADV_ALE), (IDIS | PTD | DIS | M0)); /*nADV_ALE*/
227 MUX_VAL(CP(GPMC_NOE), (IDIS | PTD | DIS | M0)); /*nOE*/
228 MUX_VAL(CP(GPMC_NWE), (IDIS | PTD | DIS | M0)); /*nWE*/
229 MUX_VAL(CP(GPMC_NBE0_CLE), (IDIS | PTU | EN | M0)); /*nBE0_CLE*/
230 MUX_VAL(CP(GPMC_NBE1), (IDIS | PTD | DIS | M4)); /*GPIO_61*/
231 MUX_VAL(CP(GPMC_NWP), (IEN | PTD | DIS | M0)); /*nWP*/
232 MUX_VAL(CP(GPMC_WAIT0), (IEN | PTU | EN | M0)); /*WAIT0*/
233
234 /* DSS */
235 MUX_VAL(CP(DSS_PCLK), (IDIS | PTD | DIS | M0)); /*DSS_PCLK*/
236 MUX_VAL(CP(DSS_HSYNC), (IDIS | PTD | DIS | M0)); /*DSS_HSYNC*/
237 MUX_VAL(CP(DSS_VSYNC), (IDIS | PTD | DIS | M0)); /*DSS_VSYNC*/
238 MUX_VAL(CP(DSS_ACBIAS), (IDIS | PTD | DIS | M0)); /*DSS_ACBIAS*/
Mike Rapoport8abe7302010-12-18 17:43:19 -0500239 MUX_VAL(CP(DSS_DATA6), (IDIS | PTD | DIS | M0)); /*DSS_DATA6*/
240 MUX_VAL(CP(DSS_DATA7), (IDIS | PTD | DIS | M0)); /*DSS_DATA7*/
241 MUX_VAL(CP(DSS_DATA8), (IDIS | PTD | DIS | M0)); /*DSS_DATA8*/
242 MUX_VAL(CP(DSS_DATA9), (IDIS | PTD | DIS | M0)); /*DSS_DATA9*/
243 MUX_VAL(CP(DSS_DATA10), (IDIS | PTD | DIS | M0)); /*DSS_DATA10*/
244 MUX_VAL(CP(DSS_DATA11), (IDIS | PTD | DIS | M0)); /*DSS_DATA11*/
245 MUX_VAL(CP(DSS_DATA12), (IDIS | PTD | DIS | M0)); /*DSS_DATA12*/
246 MUX_VAL(CP(DSS_DATA13), (IDIS | PTD | DIS | M0)); /*DSS_DATA13*/
247 MUX_VAL(CP(DSS_DATA14), (IDIS | PTD | DIS | M0)); /*DSS_DATA14*/
248 MUX_VAL(CP(DSS_DATA15), (IDIS | PTD | DIS | M0)); /*DSS_DATA15*/
249 MUX_VAL(CP(DSS_DATA16), (IDIS | PTD | DIS | M0)); /*DSS_DATA16*/
250 MUX_VAL(CP(DSS_DATA17), (IDIS | PTD | DIS | M0)); /*DSS_DATA17*/
Mike Rapoport8abe7302010-12-18 17:43:19 -0500251
252 /* serial interface */
253 MUX_VAL(CP(UART3_RX_IRRX), (IEN | PTD | DIS | M0)); /*UART3_RX*/
254 MUX_VAL(CP(UART3_TX_IRTX), (IDIS | PTD | DIS | M0)); /*UART3_TX*/
255
256 /* mUSB */
257 MUX_VAL(CP(HSUSB0_CLK), (IEN | PTD | DIS | M0)); /*HSUSB0_CLK*/
258 MUX_VAL(CP(HSUSB0_STP), (IDIS | PTU | EN | M0)); /*HSUSB0_STP*/
259 MUX_VAL(CP(HSUSB0_DIR), (IEN | PTD | DIS | M0)); /*HSUSB0_DIR*/
260 MUX_VAL(CP(HSUSB0_NXT), (IEN | PTD | DIS | M0)); /*HSUSB0_NXT*/
261 MUX_VAL(CP(HSUSB0_DATA0), (IEN | PTD | DIS | M0)); /*HSUSB0_DATA0*/
262 MUX_VAL(CP(HSUSB0_DATA1), (IEN | PTD | DIS | M0)); /*HSUSB0_DATA1*/
263 MUX_VAL(CP(HSUSB0_DATA2), (IEN | PTD | DIS | M0)); /*HSUSB0_DATA2*/
264 MUX_VAL(CP(HSUSB0_DATA3), (IEN | PTD | DIS | M0)); /*HSUSB0_DATA3*/
265 MUX_VAL(CP(HSUSB0_DATA4), (IEN | PTD | DIS | M0)); /*HSUSB0_DATA4*/
266 MUX_VAL(CP(HSUSB0_DATA5), (IEN | PTD | DIS | M0)); /*HSUSB0_DATA5*/
267 MUX_VAL(CP(HSUSB0_DATA6), (IEN | PTD | DIS | M0)); /*HSUSB0_DATA6*/
268 MUX_VAL(CP(HSUSB0_DATA7), (IEN | PTD | DIS | M0)); /*HSUSB0_DATA7*/
269
Nikita Kiryanov9f957be2012-12-02 13:59:19 +0200270 /* USB EHCI */
271 MUX_VAL(CP(ETK_D0_ES2), (IEN | PTD | EN | M3)); /*HSUSB1_DT0*/
272 MUX_VAL(CP(ETK_D1_ES2), (IEN | PTD | EN | M3)); /*HSUSB1_DT1*/
273 MUX_VAL(CP(ETK_D2_ES2), (IEN | PTD | EN | M3)); /*HSUSB1_DT2*/
274 MUX_VAL(CP(ETK_D7_ES2), (IEN | PTD | EN | M3)); /*HSUSB1_DT3*/
275 MUX_VAL(CP(ETK_D4_ES2), (IEN | PTD | EN | M3)); /*HSUSB1_DT4*/
276 MUX_VAL(CP(ETK_D5_ES2), (IEN | PTD | EN | M3)); /*HSUSB1_DT5*/
277 MUX_VAL(CP(ETK_D6_ES2), (IEN | PTD | EN | M3)); /*HSUSB1_DT6*/
278 MUX_VAL(CP(ETK_D3_ES2), (IEN | PTD | EN | M3)); /*HSUSB1_DT7*/
279 MUX_VAL(CP(ETK_D8_ES2), (IEN | PTD | EN | M3)); /*HSUSB1_DIR*/
280 MUX_VAL(CP(ETK_D9_ES2), (IEN | PTD | EN | M3)); /*HSUSB1_NXT*/
281 MUX_VAL(CP(ETK_CTL_ES2), (IDIS | PTD | DIS | M3)); /*HSUSB1_CLK*/
282 MUX_VAL(CP(ETK_CLK_ES2), (IDIS | PTU | DIS | M3)); /*HSUSB1_STP*/
283
284 MUX_VAL(CP(ETK_D14_ES2), (IEN | PTD | EN | M3)); /*HSUSB2_DT0*/
285 MUX_VAL(CP(ETK_D15_ES2), (IEN | PTD | EN | M3)); /*HSUSB2_DT1*/
286 MUX_VAL(CP(MCSPI1_CS3), (IEN | PTD | EN | M3)); /*HSUSB2_DT2*/
287 MUX_VAL(CP(MCSPI2_CS1), (IEN | PTD | EN | M3)); /*HSUSB2_DT3*/
288 MUX_VAL(CP(MCSPI2_SIMO), (IEN | PTD | EN | M3)); /*HSUSB2_DT4*/
289 MUX_VAL(CP(MCSPI2_SOMI), (IEN | PTD | EN | M3)); /*HSUSB2_DT5*/
290 MUX_VAL(CP(MCSPI2_CS0), (IEN | PTD | EN | M3)); /*HSUSB2_DT6*/
291 MUX_VAL(CP(MCSPI2_CLK), (IEN | PTD | EN | M3)); /*HSUSB2_DT7*/
292 MUX_VAL(CP(ETK_D12_ES2), (IEN | PTD | EN | M3)); /*HSUSB2_DIR*/
293 MUX_VAL(CP(ETK_D13_ES2), (IEN | PTD | EN | M3)); /*HSUSB2_NXT*/
294 MUX_VAL(CP(ETK_D10_ES2), (IDIS | PTD | DIS | M3)); /*HSUSB2_CLK*/
295 MUX_VAL(CP(ETK_D11_ES2), (IDIS | PTU | DIS | M3)); /*HSUSB2_STP*/
296
297 /* SB_T35_USB_HUB_RESET_GPIO */
298 MUX_VAL(CP(CAM_WEN), (IDIS | PTD | DIS | M4)); /*GPIO_167*/
299
Mike Rapoport8abe7302010-12-18 17:43:19 -0500300 /* I2C1 */
301 MUX_VAL(CP(I2C1_SCL), (IEN | PTU | EN | M0)); /*I2C1_SCL*/
302 MUX_VAL(CP(I2C1_SDA), (IEN | PTU | EN | M0)); /*I2C1_SDA*/
Nikita Kiryanovda4da302012-04-02 02:29:31 +0000303 /* I2C2 */
304 MUX_VAL(CP(I2C2_SCL), (IEN | PTU | EN | M0)); /*I2C2_SCL*/
305 MUX_VAL(CP(I2C2_SDA), (IEN | PTU | EN | M0)); /*I2C2_SDA*/
306 /* I2C3 */
307 MUX_VAL(CP(I2C3_SCL), (IEN | PTU | EN | M0)); /*I2C3_SCL*/
308 MUX_VAL(CP(I2C3_SDA), (IEN | PTU | EN | M0)); /*I2C3_SDA*/
Mike Rapoport8abe7302010-12-18 17:43:19 -0500309
310 /* control and debug */
311 MUX_VAL(CP(SYS_32K), (IEN | PTD | DIS | M0)); /*SYS_32K*/
312 MUX_VAL(CP(SYS_CLKREQ), (IEN | PTD | DIS | M0)); /*SYS_CLKREQ*/
313 MUX_VAL(CP(SYS_NIRQ), (IEN | PTU | EN | M0)); /*SYS_nIRQ*/
314 MUX_VAL(CP(SYS_OFF_MODE), (IEN | PTD | DIS | M0)); /*OFF_MODE*/
315 MUX_VAL(CP(SYS_CLKOUT1), (IEN | PTD | DIS | M0)); /*CLKOUT1*/
Igor Grinbergd2367bc2011-04-18 17:54:33 -0400316 MUX_VAL(CP(SYS_CLKOUT2), (IDIS | PTU | DIS | M4)); /*green LED*/
Mike Rapoport8abe7302010-12-18 17:43:19 -0500317 MUX_VAL(CP(JTAG_nTRST), (IEN | PTD | DIS | M0)); /*JTAG_nTRST*/
318 MUX_VAL(CP(JTAG_TCK), (IEN | PTD | DIS | M0)); /*JTAG_TCK*/
319 MUX_VAL(CP(JTAG_TMS), (IEN | PTD | DIS | M0)); /*JTAG_TMS*/
320 MUX_VAL(CP(JTAG_TDI), (IEN | PTD | DIS | M0)); /*JTAG_TDI*/
Igor Grinberga704ce02011-04-18 17:50:07 -0400321
322 /* MMC1 */
323 MUX_VAL(CP(MMC1_CLK), (IDIS | PTU | EN | M0)); /*MMC1_CLK*/
324 MUX_VAL(CP(MMC1_CMD), (IEN | PTU | EN | M0)); /*MMC1_CMD*/
325 MUX_VAL(CP(MMC1_DAT0), (IEN | PTU | EN | M0)); /*MMC1_DAT0*/
326 MUX_VAL(CP(MMC1_DAT1), (IEN | PTU | EN | M0)); /*MMC1_DAT1*/
327 MUX_VAL(CP(MMC1_DAT2), (IEN | PTU | EN | M0)); /*MMC1_DAT2*/
328 MUX_VAL(CP(MMC1_DAT3), (IEN | PTU | EN | M0)); /*MMC1_DAT3*/
Igor Grinberg05a96a42011-04-18 17:55:21 -0400329}
330
331static void cm_t35_set_muxconf(void)
332{
333 /* DSS */
334 MUX_VAL(CP(DSS_DATA0), (IDIS | PTD | DIS | M0)); /*DSS_DATA0*/
335 MUX_VAL(CP(DSS_DATA1), (IDIS | PTD | DIS | M0)); /*DSS_DATA1*/
336 MUX_VAL(CP(DSS_DATA2), (IDIS | PTD | DIS | M0)); /*DSS_DATA2*/
337 MUX_VAL(CP(DSS_DATA3), (IDIS | PTD | DIS | M0)); /*DSS_DATA3*/
338 MUX_VAL(CP(DSS_DATA4), (IDIS | PTD | DIS | M0)); /*DSS_DATA4*/
339 MUX_VAL(CP(DSS_DATA5), (IDIS | PTD | DIS | M0)); /*DSS_DATA5*/
340
341 MUX_VAL(CP(DSS_DATA18), (IDIS | PTD | DIS | M0)); /*DSS_DATA18*/
342 MUX_VAL(CP(DSS_DATA19), (IDIS | PTD | DIS | M0)); /*DSS_DATA19*/
343 MUX_VAL(CP(DSS_DATA20), (IDIS | PTD | DIS | M0)); /*DSS_DATA20*/
344 MUX_VAL(CP(DSS_DATA21), (IDIS | PTD | DIS | M0)); /*DSS_DATA21*/
345 MUX_VAL(CP(DSS_DATA22), (IDIS | PTD | DIS | M0)); /*DSS_DATA22*/
346 MUX_VAL(CP(DSS_DATA23), (IDIS | PTD | DIS | M0)); /*DSS_DATA23*/
347
348 /* MMC1 */
Igor Grinberga704ce02011-04-18 17:50:07 -0400349 MUX_VAL(CP(MMC1_DAT4), (IEN | PTU | EN | M0)); /*MMC1_DAT4*/
350 MUX_VAL(CP(MMC1_DAT5), (IEN | PTU | EN | M0)); /*MMC1_DAT5*/
351 MUX_VAL(CP(MMC1_DAT6), (IEN | PTU | EN | M0)); /*MMC1_DAT6*/
352 MUX_VAL(CP(MMC1_DAT7), (IEN | PTU | EN | M0)); /*MMC1_DAT7*/
Mike Rapoport8abe7302010-12-18 17:43:19 -0500353}
354
Igor Grinberg05a96a42011-04-18 17:55:21 -0400355static void cm_t3730_set_muxconf(void)
356{
357 /* DSS */
358 MUX_VAL(CP(DSS_DATA18), (IDIS | PTD | DIS | M3)); /*DSS_DATA0*/
359 MUX_VAL(CP(DSS_DATA19), (IDIS | PTD | DIS | M3)); /*DSS_DATA1*/
360 MUX_VAL(CP(DSS_DATA20), (IDIS | PTD | DIS | M3)); /*DSS_DATA2*/
361 MUX_VAL(CP(DSS_DATA21), (IDIS | PTD | DIS | M3)); /*DSS_DATA3*/
362 MUX_VAL(CP(DSS_DATA22), (IDIS | PTD | DIS | M3)); /*DSS_DATA4*/
363 MUX_VAL(CP(DSS_DATA23), (IDIS | PTD | DIS | M3)); /*DSS_DATA5*/
364
365 MUX_VAL(CP(SYS_BOOT0), (IDIS | PTD | DIS | M3)); /*DSS_DATA18*/
366 MUX_VAL(CP(SYS_BOOT1), (IDIS | PTD | DIS | M3)); /*DSS_DATA19*/
367 MUX_VAL(CP(SYS_BOOT3), (IDIS | PTD | DIS | M3)); /*DSS_DATA20*/
368 MUX_VAL(CP(SYS_BOOT4), (IDIS | PTD | DIS | M3)); /*DSS_DATA21*/
369 MUX_VAL(CP(SYS_BOOT5), (IDIS | PTD | DIS | M3)); /*DSS_DATA22*/
370 MUX_VAL(CP(SYS_BOOT6), (IDIS | PTD | DIS | M3)); /*DSS_DATA23*/
371}
372
373void set_muxconf_regs(void)
374{
375 cm_t3x_set_common_muxconf();
376
377 if (get_cpu_family() == CPU_OMAP34XX)
378 cm_t35_set_muxconf();
379 else
380 cm_t3730_set_muxconf();
381}
382
Tom Rinid0974a82011-09-03 21:49:24 -0400383#ifdef CONFIG_GENERIC_MMC
Nikita Kiryanov4459e762012-12-03 02:19:45 +0000384int board_mmc_getcd(struct mmc *mmc)
385{
386 u8 val;
387
388 if (twl4030_i2c_read_u8(TWL4030_CHIP_GPIO, &val, TWL4030_BASEADD_GPIO))
389 return -1;
390
391 return !(val & 1);
392}
393
Tom Rinid0974a82011-09-03 21:49:24 -0400394int board_mmc_init(bd_t *bis)
395{
Nikita Kiryanov4be9dbc2012-12-03 02:19:47 +0000396 return omap_mmc_init(0, 0, 0, -1, 59);
Tom Rinid0974a82011-09-03 21:49:24 -0400397}
398#endif
399
Mike Rapoport8abe7302010-12-18 17:43:19 -0500400/*
401 * Routine: setup_net_chip_gmpc
402 * Description: Setting up the configuration GPMC registers specific to the
403 * Ethernet hardware.
404 */
405static void setup_net_chip_gmpc(void)
406{
407 struct ctrl *ctrl_base = (struct ctrl *)OMAP34XX_CTRL_BASE;
408
409 enable_gpmc_cs_config(gpmc_net_config, &gpmc_cfg->cs[5],
Igor Grinberg05a96a42011-04-18 17:55:21 -0400410 CM_T3X_SMC911X_BASE, GPMC_SIZE_16M);
Mike Rapoport8abe7302010-12-18 17:43:19 -0500411 enable_gpmc_cs_config(gpmc_net_config, &gpmc_cfg->cs[4],
412 SB_T35_SMC911X_BASE, GPMC_SIZE_16M);
413
414 /* Enable off mode for NWE in PADCONF_GPMC_NWE register */
415 writew(readw(&ctrl_base->gpmc_nwe) | 0x0E00, &ctrl_base->gpmc_nwe);
416
417 /* Enable off mode for NOE in PADCONF_GPMC_NADV_ALE register */
418 writew(readw(&ctrl_base->gpmc_noe) | 0x0E00, &ctrl_base->gpmc_noe);
419
420 /* Enable off mode for ALE in PADCONF_GPMC_NADV_ALE register */
421 writew(readw(&ctrl_base->gpmc_nadv_ale) | 0x0E00,
422 &ctrl_base->gpmc_nadv_ale);
423}
424
425#ifdef CONFIG_DRIVER_OMAP34XX_I2C
426/*
427 * Routine: reset_net_chip
428 * Description: reset the Ethernet controller via TPS65930 GPIO
429 */
430static void reset_net_chip(void)
431{
432 /* Set GPIO1 of TPS65930 as output */
433 twl4030_i2c_write_u8(TWL4030_CHIP_GPIO, 0x02,
Igor Grinberge4d26a22012-04-02 20:12:58 +0000434 TWL4030_BASEADD_GPIO + 0x03);
Mike Rapoport8abe7302010-12-18 17:43:19 -0500435 /* Send a pulse on the GPIO pin */
436 twl4030_i2c_write_u8(TWL4030_CHIP_GPIO, 0x02,
Igor Grinberge4d26a22012-04-02 20:12:58 +0000437 TWL4030_BASEADD_GPIO + 0x0C);
Mike Rapoport8abe7302010-12-18 17:43:19 -0500438 udelay(1);
439 twl4030_i2c_write_u8(TWL4030_CHIP_GPIO, 0x02,
Igor Grinberge4d26a22012-04-02 20:12:58 +0000440 TWL4030_BASEADD_GPIO + 0x09);
441 mdelay(40);
Mike Rapoport8abe7302010-12-18 17:43:19 -0500442 twl4030_i2c_write_u8(TWL4030_CHIP_GPIO, 0x02,
Igor Grinberge4d26a22012-04-02 20:12:58 +0000443 TWL4030_BASEADD_GPIO + 0x0C);
444 mdelay(1);
Mike Rapoport8abe7302010-12-18 17:43:19 -0500445}
446#else
447static inline void reset_net_chip(void) {}
448#endif
449
Nikita Kiryanovb7792f02012-01-02 04:01:31 +0000450#ifdef CONFIG_SMC911X
Mike Rapoport8abe7302010-12-18 17:43:19 -0500451/*
452 * Routine: handle_mac_address
453 * Description: prepare MAC address for on-board Ethernet.
454 */
455static int handle_mac_address(void)
456{
457 unsigned char enetaddr[6];
458 int rc;
459
460 rc = eth_getenv_enetaddr("ethaddr", enetaddr);
461 if (rc)
462 return 0;
463
Nikita Kiryanovf1ef8692012-01-12 03:28:09 +0000464 rc = cm_t3x_eeprom_read_mac_addr(enetaddr);
Mike Rapoport8abe7302010-12-18 17:43:19 -0500465 if (rc)
466 return rc;
Mike Rapoport8abe7302010-12-18 17:43:19 -0500467
468 if (!is_valid_ether_addr(enetaddr))
469 return -1;
470
471 return eth_setenv_enetaddr("ethaddr", enetaddr);
472}
473
474
475/*
476 * Routine: board_eth_init
477 * Description: initialize module and base-board Ethernet chips
478 */
479int board_eth_init(bd_t *bis)
480{
481 int rc = 0, rc1 = 0;
482
Mike Rapoport8abe7302010-12-18 17:43:19 -0500483 setup_net_chip_gmpc();
484 reset_net_chip();
485
486 rc1 = handle_mac_address();
487 if (rc1)
Igor Grinberg7e741ff2012-06-13 19:41:40 +0000488 printf("No MAC address found! ");
Mike Rapoport8abe7302010-12-18 17:43:19 -0500489
Igor Grinberg05a96a42011-04-18 17:55:21 -0400490 rc1 = smc911x_initialize(0, CM_T3X_SMC911X_BASE);
Mike Rapoport8abe7302010-12-18 17:43:19 -0500491 if (rc1 > 0)
492 rc++;
493
494 rc1 = smc911x_initialize(1, SB_T35_SMC911X_BASE);
495 if (rc1 > 0)
496 rc++;
Mike Rapoport8abe7302010-12-18 17:43:19 -0500497
498 return rc;
499}
Nikita Kiryanovb7792f02012-01-02 04:01:31 +0000500#endif
Nikita Kiryanovb47cb9d2012-01-12 03:26:30 +0000501
502void __weak get_board_serial(struct tag_serialnr *serialnr)
503{
504 /*
505 * This corresponds to what happens when we can communicate with the
506 * eeprom but don't get a valid board serial value.
507 */
508 serialnr->low = 0;
509 serialnr->high = 0;
510};
Nikita Kiryanov9f957be2012-12-02 13:59:19 +0200511
512#ifdef CONFIG_USB_EHCI_OMAP
513struct omap_usbhs_board_data usbhs_bdata = {
514 .port_mode[0] = OMAP_EHCI_PORT_MODE_PHY,
515 .port_mode[1] = OMAP_EHCI_PORT_MODE_PHY,
516 .port_mode[2] = OMAP_USBHS_PORT_MODE_UNUSED,
517};
518
519#define SB_T35_USB_HUB_RESET_GPIO 167
Nikita Kiryanov35fbb0e2012-12-03 16:17:58 +0200520int ehci_hcd_init(int index, struct ehci_hccr **hccr, struct ehci_hcor **hcor)
Nikita Kiryanov9f957be2012-12-02 13:59:19 +0200521{
522 u8 val;
523 int offset;
524
525 if (gpio_request(SB_T35_USB_HUB_RESET_GPIO, "SB-T35 usb hub reset")) {
526 printf("Error: can't obtain GPIO %d for SB-T35 usb hub reset",
527 SB_T35_USB_HUB_RESET_GPIO);
528 return -1;
529 }
530
531 gpio_direction_output(SB_T35_USB_HUB_RESET_GPIO, 0);
532 udelay(10);
533 gpio_set_value(SB_T35_USB_HUB_RESET_GPIO, 1);
534 udelay(1000);
535
536 offset = TWL4030_BASEADD_GPIO + TWL4030_GPIO_GPIODATADIR1;
537 twl4030_i2c_read_u8(TWL4030_CHIP_GPIO, &val, offset);
538 /* Set GPIO6 and GPIO7 of TPS65930 as output */
539 val |= 0xC0;
540 twl4030_i2c_write_u8(TWL4030_CHIP_GPIO, val, offset);
541 offset = TWL4030_BASEADD_GPIO + TWL4030_GPIO_SETGPIODATAOUT1;
542 /* Take both PHYs out of reset */
543 twl4030_i2c_write_u8(TWL4030_CHIP_GPIO, 0xC0, offset);
544 udelay(1);
545
Nikita Kiryanov35fbb0e2012-12-03 16:17:58 +0200546 return omap_ehci_hcd_init(&usbhs_bdata, hccr, hcor);
Nikita Kiryanov9f957be2012-12-02 13:59:19 +0200547}
548
549int ehci_hcd_stop(void)
550{
551 return omap_ehci_hcd_stop();
552}
553
554#endif /* CONFIG_USB_EHCI_OMAP */