blob: c56ba99d5c63e182bab193856f8c981fb90746a9 [file] [log] [blame]
Peng Fan88057bc2018-01-10 13:20:22 +08001/*
2 * Copyright 2017 NXP
3 *
4 * Peng Fan <peng.fan@nxp.com>
5 *
6 * SPDX-License-Identifier: GPL-2.0+
7 */
8
9#include <common.h>
10#include <asm/arch/clock.h>
11#include <asm/arch/imx-regs.h>
12#include <asm/io.h>
13#include <asm/arch/sys_proto.h>
14#include <errno.h>
15#include <linux/iopoll.h>
16
17DECLARE_GLOBAL_DATA_PTR;
18
19static struct anamix_pll *ana_pll = (struct anamix_pll *)ANATOP_BASE_ADDR;
20
21static u32 decode_frac_pll(enum clk_root_src frac_pll)
22{
23 u32 pll_cfg0, pll_cfg1, pllout;
24 u32 pll_refclk_sel, pll_refclk;
25 u32 divr_val, divq_val, divf_val, divff, divfi;
26 u32 pllout_div_shift, pllout_div_mask, pllout_div;
27
28 switch (frac_pll) {
29 case ARM_PLL_CLK:
30 pll_cfg0 = readl(&ana_pll->arm_pll_cfg0);
31 pll_cfg1 = readl(&ana_pll->arm_pll_cfg1);
32 pllout_div_shift = HW_FRAC_ARM_PLL_DIV_SHIFT;
33 pllout_div_mask = HW_FRAC_ARM_PLL_DIV_MASK;
34 break;
35 default:
36 printf("Frac PLL %d not supporte\n", frac_pll);
37 return 0;
38 }
39
40 pllout_div = readl(&ana_pll->frac_pllout_div_cfg);
41 pllout_div = (pllout_div & pllout_div_mask) >> pllout_div_shift;
42
43 /* Power down */
44 if (pll_cfg0 & FRAC_PLL_PD_MASK)
45 return 0;
46
47 /* output not enabled */
48 if ((pll_cfg0 & FRAC_PLL_CLKE_MASK) == 0)
49 return 0;
50
51 pll_refclk_sel = pll_cfg0 & FRAC_PLL_REFCLK_SEL_MASK;
52
53 if (pll_refclk_sel == FRAC_PLL_REFCLK_SEL_OSC_25M)
54 pll_refclk = 25000000u;
55 else if (pll_refclk_sel == FRAC_PLL_REFCLK_SEL_OSC_27M)
56 pll_refclk = 27000000u;
57 else if (pll_refclk_sel == FRAC_PLL_REFCLK_SEL_HDMI_PHY_27M)
58 pll_refclk = 27000000u;
59 else
60 pll_refclk = 0;
61
62 if (pll_cfg0 & FRAC_PLL_BYPASS_MASK)
63 return pll_refclk;
64
65 divr_val = (pll_cfg0 & FRAC_PLL_REFCLK_DIV_VAL_MASK) >>
66 FRAC_PLL_REFCLK_DIV_VAL_SHIFT;
67 divq_val = pll_cfg0 & FRAC_PLL_OUTPUT_DIV_VAL_MASK;
68
69 divff = (pll_cfg1 & FRAC_PLL_FRAC_DIV_CTL_MASK) >>
70 FRAC_PLL_FRAC_DIV_CTL_SHIFT;
71 divfi = pll_cfg1 & FRAC_PLL_INT_DIV_CTL_MASK;
72
73 divf_val = 1 + divfi + divff / (1 << 24);
74
75 pllout = pll_refclk / (divr_val + 1) * 8 * divf_val /
76 ((divq_val + 1) * 2);
77
78 return pllout / (pllout_div + 1);
79}
80
81static u32 decode_sscg_pll(enum clk_root_src sscg_pll)
82{
83 u32 pll_cfg0, pll_cfg1, pll_cfg2;
84 u32 pll_refclk_sel, pll_refclk;
85 u32 divr1, divr2, divf1, divf2, divq, div;
86 u32 sse;
87 u32 pll_clke;
88 u32 pllout_div_shift, pllout_div_mask, pllout_div;
89 u32 pllout;
90
91 switch (sscg_pll) {
92 case SYSTEM_PLL1_800M_CLK:
93 case SYSTEM_PLL1_400M_CLK:
94 case SYSTEM_PLL1_266M_CLK:
95 case SYSTEM_PLL1_200M_CLK:
96 case SYSTEM_PLL1_160M_CLK:
97 case SYSTEM_PLL1_133M_CLK:
98 case SYSTEM_PLL1_100M_CLK:
99 case SYSTEM_PLL1_80M_CLK:
100 case SYSTEM_PLL1_40M_CLK:
101 pll_cfg0 = readl(&ana_pll->sys_pll1_cfg0);
102 pll_cfg1 = readl(&ana_pll->sys_pll1_cfg1);
103 pll_cfg2 = readl(&ana_pll->sys_pll1_cfg2);
104 pllout_div_shift = HW_SSCG_SYSTEM_PLL1_DIV_SHIFT;
105 pllout_div_mask = HW_SSCG_SYSTEM_PLL1_DIV_MASK;
106 break;
107 case SYSTEM_PLL2_1000M_CLK:
108 case SYSTEM_PLL2_500M_CLK:
109 case SYSTEM_PLL2_333M_CLK:
110 case SYSTEM_PLL2_250M_CLK:
111 case SYSTEM_PLL2_200M_CLK:
112 case SYSTEM_PLL2_166M_CLK:
113 case SYSTEM_PLL2_125M_CLK:
114 case SYSTEM_PLL2_100M_CLK:
115 case SYSTEM_PLL2_50M_CLK:
116 pll_cfg0 = readl(&ana_pll->sys_pll2_cfg0);
117 pll_cfg1 = readl(&ana_pll->sys_pll2_cfg1);
118 pll_cfg2 = readl(&ana_pll->sys_pll2_cfg2);
119 pllout_div_shift = HW_SSCG_SYSTEM_PLL2_DIV_SHIFT;
120 pllout_div_mask = HW_SSCG_SYSTEM_PLL2_DIV_MASK;
121 break;
122 case SYSTEM_PLL3_CLK:
123 pll_cfg0 = readl(&ana_pll->sys_pll3_cfg0);
124 pll_cfg1 = readl(&ana_pll->sys_pll3_cfg1);
125 pll_cfg2 = readl(&ana_pll->sys_pll3_cfg2);
126 pllout_div_shift = HW_SSCG_SYSTEM_PLL3_DIV_SHIFT;
127 pllout_div_mask = HW_SSCG_SYSTEM_PLL3_DIV_MASK;
128 break;
129 case DRAM_PLL1_CLK:
130 pll_cfg0 = readl(&ana_pll->dram_pll_cfg0);
131 pll_cfg1 = readl(&ana_pll->dram_pll_cfg1);
132 pll_cfg2 = readl(&ana_pll->dram_pll_cfg2);
133 pllout_div_shift = HW_SSCG_DRAM_PLL_DIV_SHIFT;
134 pllout_div_mask = HW_SSCG_DRAM_PLL_DIV_MASK;
135 break;
136 default:
137 printf("sscg pll %d not supporte\n", sscg_pll);
138 return 0;
139 }
140
141 switch (sscg_pll) {
142 case DRAM_PLL1_CLK:
143 pll_clke = SSCG_PLL_DRAM_PLL_CLKE_MASK;
144 div = 1;
145 break;
146 case SYSTEM_PLL3_CLK:
147 pll_clke = SSCG_PLL_PLL3_CLKE_MASK;
148 div = 1;
149 break;
150 case SYSTEM_PLL2_1000M_CLK:
151 case SYSTEM_PLL1_800M_CLK:
152 pll_clke = SSCG_PLL_CLKE_MASK;
153 div = 1;
154 break;
155 case SYSTEM_PLL2_500M_CLK:
156 case SYSTEM_PLL1_400M_CLK:
157 pll_clke = SSCG_PLL_DIV2_CLKE_MASK;
158 div = 2;
159 break;
160 case SYSTEM_PLL2_333M_CLK:
161 case SYSTEM_PLL1_266M_CLK:
162 pll_clke = SSCG_PLL_DIV3_CLKE_MASK;
163 div = 3;
164 break;
165 case SYSTEM_PLL2_250M_CLK:
166 case SYSTEM_PLL1_200M_CLK:
167 pll_clke = SSCG_PLL_DIV4_CLKE_MASK;
168 div = 4;
169 break;
170 case SYSTEM_PLL2_200M_CLK:
171 case SYSTEM_PLL1_160M_CLK:
172 pll_clke = SSCG_PLL_DIV5_CLKE_MASK;
173 div = 5;
174 break;
175 case SYSTEM_PLL2_166M_CLK:
176 case SYSTEM_PLL1_133M_CLK:
177 pll_clke = SSCG_PLL_DIV6_CLKE_MASK;
178 div = 6;
179 break;
180 case SYSTEM_PLL2_125M_CLK:
181 case SYSTEM_PLL1_100M_CLK:
182 pll_clke = SSCG_PLL_DIV8_CLKE_MASK;
183 div = 8;
184 break;
185 case SYSTEM_PLL2_100M_CLK:
186 case SYSTEM_PLL1_80M_CLK:
187 pll_clke = SSCG_PLL_DIV10_CLKE_MASK;
188 div = 10;
189 break;
190 case SYSTEM_PLL2_50M_CLK:
191 case SYSTEM_PLL1_40M_CLK:
192 pll_clke = SSCG_PLL_DIV20_CLKE_MASK;
193 div = 20;
194 break;
195 default:
196 printf("sscg pll %d not supporte\n", sscg_pll);
197 return 0;
198 }
199
200 /* Power down */
201 if (pll_cfg0 & SSCG_PLL_PD_MASK)
202 return 0;
203
204 /* output not enabled */
205 if ((pll_cfg0 & pll_clke) == 0)
206 return 0;
207
208 pllout_div = readl(&ana_pll->sscg_pllout_div_cfg);
209 pllout_div = (pllout_div & pllout_div_mask) >> pllout_div_shift;
210
211 pll_refclk_sel = pll_cfg0 & SSCG_PLL_REFCLK_SEL_MASK;
212
213 if (pll_refclk_sel == SSCG_PLL_REFCLK_SEL_OSC_25M)
214 pll_refclk = 25000000u;
215 else if (pll_refclk_sel == SSCG_PLL_REFCLK_SEL_OSC_27M)
216 pll_refclk = 27000000u;
217 else if (pll_refclk_sel == SSCG_PLL_REFCLK_SEL_HDMI_PHY_27M)
218 pll_refclk = 27000000u;
219 else
220 pll_refclk = 0;
221
222 /* We assume bypass1/2 are the same value */
223 if ((pll_cfg0 & SSCG_PLL_BYPASS1_MASK) ||
224 (pll_cfg0 & SSCG_PLL_BYPASS2_MASK))
225 return pll_refclk;
226
227 divr1 = (pll_cfg2 & SSCG_PLL_REF_DIVR1_MASK) >>
228 SSCG_PLL_REF_DIVR1_SHIFT;
229 divr2 = (pll_cfg2 & SSCG_PLL_REF_DIVR2_MASK) >>
230 SSCG_PLL_REF_DIVR2_SHIFT;
231 divf1 = (pll_cfg2 & SSCG_PLL_FEEDBACK_DIV_F1_MASK) >>
232 SSCG_PLL_FEEDBACK_DIV_F1_SHIFT;
233 divf2 = (pll_cfg2 & SSCG_PLL_FEEDBACK_DIV_F2_MASK) >>
234 SSCG_PLL_FEEDBACK_DIV_F2_SHIFT;
235 divq = (pll_cfg2 & SSCG_PLL_OUTPUT_DIV_VAL_MASK) >>
236 SSCG_PLL_OUTPUT_DIV_VAL_SHIFT;
237 sse = pll_cfg1 & SSCG_PLL_SSE_MASK;
238
239 if (sse)
240 sse = 8;
241 else
242 sse = 2;
243
244 pllout = pll_refclk / (divr1 + 1) * sse * (divf1 + 1) /
245 (divr2 + 1) * (divf2 + 1) / (divq + 1);
246
247 return pllout / (pllout_div + 1) / div;
248}
249
250static u32 get_root_src_clk(enum clk_root_src root_src)
251{
252 switch (root_src) {
253 case OSC_25M_CLK:
254 return 25000000;
255 case OSC_27M_CLK:
256 return 25000000;
257 case OSC_32K_CLK:
258 return 32000;
259 case ARM_PLL_CLK:
260 return decode_frac_pll(root_src);
261 case SYSTEM_PLL1_800M_CLK:
262 case SYSTEM_PLL1_400M_CLK:
263 case SYSTEM_PLL1_266M_CLK:
264 case SYSTEM_PLL1_200M_CLK:
265 case SYSTEM_PLL1_160M_CLK:
266 case SYSTEM_PLL1_133M_CLK:
267 case SYSTEM_PLL1_100M_CLK:
268 case SYSTEM_PLL1_80M_CLK:
269 case SYSTEM_PLL1_40M_CLK:
270 case SYSTEM_PLL2_1000M_CLK:
271 case SYSTEM_PLL2_500M_CLK:
272 case SYSTEM_PLL2_333M_CLK:
273 case SYSTEM_PLL2_250M_CLK:
274 case SYSTEM_PLL2_200M_CLK:
275 case SYSTEM_PLL2_166M_CLK:
276 case SYSTEM_PLL2_125M_CLK:
277 case SYSTEM_PLL2_100M_CLK:
278 case SYSTEM_PLL2_50M_CLK:
279 case SYSTEM_PLL3_CLK:
280 return decode_sscg_pll(root_src);
281 default:
282 return 0;
283 }
284
285 return 0;
286}
287
288static u32 get_root_clk(enum clk_root_index clock_id)
289{
290 enum clk_root_src root_src;
291 u32 post_podf, pre_podf, root_src_clk;
292
293 if (clock_root_enabled(clock_id) <= 0)
294 return 0;
295
296 if (clock_get_prediv(clock_id, &pre_podf) < 0)
297 return 0;
298
299 if (clock_get_postdiv(clock_id, &post_podf) < 0)
300 return 0;
301
302 if (clock_get_src(clock_id, &root_src) < 0)
303 return 0;
304
305 root_src_clk = get_root_src_clk(root_src);
306
307 return root_src_clk / (post_podf + 1) / (pre_podf + 1);
308}
309
310#ifdef CONFIG_MXC_OCOTP
311void enable_ocotp_clk(unsigned char enable)
312{
313 clock_enable(CCGR_OCOTP, !!enable);
314}
315#endif
316
317int enable_i2c_clk(unsigned char enable, unsigned int i2c_num)
318{
319 /* 0 - 3 is valid i2c num */
320 if (i2c_num > 3)
321 return -EINVAL;
322
323 clock_enable(CCGR_I2C1 + i2c_num, !!enable);
324
325 return 0;
326}
327
328unsigned int mxc_get_clock(enum clk_root_index clk)
329{
330 u32 val;
331
332 if (clk >= CLK_ROOT_MAX)
333 return 0;
334
335 if (clk == MXC_ARM_CLK)
336 return get_root_clk(ARM_A53_CLK_ROOT);
337
338 if (clk == MXC_IPG_CLK) {
339 clock_get_target_val(IPG_CLK_ROOT, &val);
340 val = val & 0x3;
341 return get_root_clk(AHB_CLK_ROOT) / (val + 1);
342 }
343
344 return get_root_clk(clk);
345}
346
347u32 imx_get_uartclk(void)
348{
349 return mxc_get_clock(UART1_CLK_ROOT);
350}
351
352void mxs_set_lcdclk(u32 base_addr, u32 freq)
353{
354 /*
355 * LCDIF_PIXEL_CLK: select 800MHz root clock,
356 * select pre divider 8, output is 100 MHz
357 */
358 clock_set_target_val(LCDIF_PIXEL_CLK_ROOT, CLK_ROOT_ON |
359 CLK_ROOT_SOURCE_SEL(4) |
360 CLK_ROOT_PRE_DIV(CLK_ROOT_PRE_DIV8));
361}
362
363void init_wdog_clk(void)
364{
365 clock_enable(CCGR_WDOG1, 0);
366 clock_enable(CCGR_WDOG2, 0);
367 clock_enable(CCGR_WDOG3, 0);
368 clock_set_target_val(WDOG_CLK_ROOT, CLK_ROOT_ON |
369 CLK_ROOT_SOURCE_SEL(0));
370 clock_set_target_val(WDOG_CLK_ROOT, CLK_ROOT_ON |
371 CLK_ROOT_SOURCE_SEL(0));
372 clock_set_target_val(WDOG_CLK_ROOT, CLK_ROOT_ON |
373 CLK_ROOT_SOURCE_SEL(0));
374 clock_enable(CCGR_WDOG1, 1);
375 clock_enable(CCGR_WDOG2, 1);
376 clock_enable(CCGR_WDOG3, 1);
377}
378
379void init_usb_clk(void)
380{
381 if (!is_usb_boot()) {
382 clock_enable(CCGR_USB_CTRL1, 0);
383 clock_enable(CCGR_USB_CTRL2, 0);
384 clock_enable(CCGR_USB_PHY1, 0);
385 clock_enable(CCGR_USB_PHY2, 0);
386 /* 500MHz */
387 clock_set_target_val(USB_BUS_CLK_ROOT, CLK_ROOT_ON |
388 CLK_ROOT_SOURCE_SEL(1));
389 /* 100MHz */
390 clock_set_target_val(USB_CORE_REF_CLK_ROOT, CLK_ROOT_ON |
391 CLK_ROOT_SOURCE_SEL(1));
392 /* 100MHz */
393 clock_set_target_val(USB_PHY_REF_CLK_ROOT, CLK_ROOT_ON |
394 CLK_ROOT_SOURCE_SEL(1));
395 clock_enable(CCGR_USB_CTRL1, 1);
396 clock_enable(CCGR_USB_CTRL2, 1);
397 clock_enable(CCGR_USB_PHY1, 1);
398 clock_enable(CCGR_USB_PHY2, 1);
399 }
400}
401
402void init_uart_clk(u32 index)
403{
404 /* Set uart clock root 25M OSC */
405 switch (index) {
406 case 0:
407 clock_enable(CCGR_UART1, 0);
408 clock_set_target_val(UART1_CLK_ROOT, CLK_ROOT_ON |
409 CLK_ROOT_SOURCE_SEL(0));
410 clock_enable(CCGR_UART1, 1);
411 return;
412 case 1:
413 clock_enable(CCGR_UART2, 0);
414 clock_set_target_val(UART2_CLK_ROOT, CLK_ROOT_ON |
415 CLK_ROOT_SOURCE_SEL(0));
416 clock_enable(CCGR_UART2, 1);
417 return;
418 case 2:
419 clock_enable(CCGR_UART3, 0);
420 clock_set_target_val(UART3_CLK_ROOT, CLK_ROOT_ON |
421 CLK_ROOT_SOURCE_SEL(0));
422 clock_enable(CCGR_UART3, 1);
423 return;
424 case 3:
425 clock_enable(CCGR_UART4, 0);
426 clock_set_target_val(UART4_CLK_ROOT, CLK_ROOT_ON |
427 CLK_ROOT_SOURCE_SEL(0));
428 clock_enable(CCGR_UART4, 1);
429 return;
430 default:
431 printf("Invalid uart index\n");
432 return;
433 }
434}
435
436void init_clk_usdhc(u32 index)
437{
438 /*
439 * set usdhc clock root
440 * sys pll1 400M
441 */
442 switch (index) {
443 case 0:
444 clock_enable(CCGR_USDHC1, 0);
445 clock_set_target_val(USDHC1_CLK_ROOT, CLK_ROOT_ON |
446 CLK_ROOT_SOURCE_SEL(1) |
447 CLK_ROOT_POST_DIV(CLK_ROOT_POST_DIV2));
448 clock_enable(CCGR_USDHC1, 1);
449 return;
450 case 1:
451 clock_enable(CCGR_USDHC2, 0);
452 clock_set_target_val(USDHC2_CLK_ROOT, CLK_ROOT_ON |
453 CLK_ROOT_SOURCE_SEL(1) |
454 CLK_ROOT_POST_DIV(CLK_ROOT_POST_DIV2));
455 clock_enable(CCGR_USDHC2, 1);
456 return;
457 default:
458 printf("Invalid usdhc index\n");
459 return;
460 }
461}
462
463int set_clk_qspi(void)
464{
465 /*
466 * set qspi root
467 * sys pll1 100M
468 */
469 clock_enable(CCGR_QSPI, 0);
470 clock_set_target_val(QSPI_CLK_ROOT, CLK_ROOT_ON |
471 CLK_ROOT_SOURCE_SEL(7));
472 clock_enable(CCGR_QSPI, 1);
473
474 return 0;
475}
476
477#ifdef CONFIG_FEC_MXC
478int set_clk_enet(enum enet_freq type)
479{
480 u32 target;
481 u32 enet1_ref;
482
483 switch (type) {
484 case ENET_125MHZ:
485 enet1_ref = ENET1_REF_CLK_ROOT_FROM_PLL_ENET_MAIN_125M_CLK;
486 break;
487 case ENET_50MHZ:
488 enet1_ref = ENET1_REF_CLK_ROOT_FROM_PLL_ENET_MAIN_50M_CLK;
489 break;
490 case ENET_25MHZ:
491 enet1_ref = ENET1_REF_CLK_ROOT_FROM_PLL_ENET_MAIN_25M_CLK;
492 break;
493 default:
494 return -EINVAL;
495 }
496
497 /* disable the clock first */
498 clock_enable(CCGR_ENET1, 0);
499 clock_enable(CCGR_SIM_ENET, 0);
500
501 /* set enet axi clock 266Mhz */
502 target = CLK_ROOT_ON | ENET_AXI_CLK_ROOT_FROM_SYS1_PLL_266M |
503 CLK_ROOT_PRE_DIV(CLK_ROOT_PRE_DIV1) |
504 CLK_ROOT_POST_DIV(CLK_ROOT_POST_DIV1);
505 clock_set_target_val(ENET_AXI_CLK_ROOT, target);
506
507 target = CLK_ROOT_ON | enet1_ref |
508 CLK_ROOT_PRE_DIV(CLK_ROOT_PRE_DIV1) |
509 CLK_ROOT_POST_DIV(CLK_ROOT_POST_DIV1);
510 clock_set_target_val(ENET_REF_CLK_ROOT, target);
511
512 target = CLK_ROOT_ON |
513 ENET1_TIME_CLK_ROOT_FROM_PLL_ENET_MAIN_100M_CLK |
514 CLK_ROOT_PRE_DIV(CLK_ROOT_PRE_DIV1) |
515 CLK_ROOT_POST_DIV(CLK_ROOT_POST_DIV4);
516 clock_set_target_val(ENET_TIMER_CLK_ROOT, target);
517
518 /* enable clock */
519 clock_enable(CCGR_SIM_ENET, 1);
520 clock_enable(CCGR_ENET1, 1);
521
522 return 0;
523}
524#endif
525
526u32 imx_get_fecclk(void)
527{
528 return get_root_clk(ENET_AXI_CLK_ROOT);
529}
530
531#ifdef CONFIG_SPL_BUILD
532void dram_pll_init(void)
533{
534 struct src *src = (struct src *)SRC_BASE_ADDR;
535 void __iomem *pll_control_reg = &ana_pll->dram_pll_cfg0;
536 u32 pwdn_mask = 0, pll_clke = 0, bypass1 = 0, bypass2 = 0;
537 u32 val;
538 int ret;
539
540 setbits_le32(GPC_BASE_ADDR + 0xEC, BIT(7));
541 setbits_le32(GPC_BASE_ADDR + 0xF8, BIT(5));
542
543 pwdn_mask = SSCG_PLL_PD_MASK;
544 pll_clke = SSCG_PLL_DRAM_PLL_CLKE_MASK;
545 bypass1 = SSCG_PLL_BYPASS1_MASK;
546 bypass2 = SSCG_PLL_BYPASS2_MASK;
547
548 /* Enable DDR1 and DDR2 domain */
549 writel(SRC_DDR1_ENABLE_MASK, &src->ddr1_rcr);
550 writel(SRC_DDR1_ENABLE_MASK, &src->ddr2_rcr);
551
552 /* Clear power down bit */
553 clrbits_le32(pll_control_reg, pwdn_mask);
554 /* Eanble ARM_PLL/SYS_PLL */
555 setbits_le32(pll_control_reg, pll_clke);
556
557 /* Clear bypass */
558 clrbits_le32(pll_control_reg, bypass1);
559 __udelay(100);
560 clrbits_le32(pll_control_reg, bypass2);
561 /* Wait lock */
562 ret = readl_poll_timeout(pll_control_reg, val,
563 val & SSCG_PLL_LOCK_MASK, 1);
564 if (ret)
565 printf("%s timeout\n", __func__);
566}
567
568int frac_pll_init(u32 pll, enum frac_pll_out_val val)
569{
570 void __iomem *pll_cfg0, __iomem *pll_cfg1;
571 u32 val_cfg0, val_cfg1;
572 int ret;
573
574 switch (pll) {
575 case ANATOP_ARM_PLL:
576 pll_cfg0 = &ana_pll->arm_pll_cfg0;
577 pll_cfg1 = &ana_pll->arm_pll_cfg1;
578
579 if (val == FRAC_PLL_OUT_1000M)
580 val_cfg1 = FRAC_PLL_INT_DIV_CTL_VAL(49);
581 else
582 val_cfg1 = FRAC_PLL_INT_DIV_CTL_VAL(79);
583 val_cfg0 = FRAC_PLL_CLKE_MASK | FRAC_PLL_REFCLK_SEL_OSC_25M |
584 FRAC_PLL_LOCK_SEL_MASK | FRAC_PLL_NEWDIV_VAL_MASK |
585 FRAC_PLL_REFCLK_DIV_VAL(4) |
586 FRAC_PLL_OUTPUT_DIV_VAL(0);
587 break;
588 default:
589 return -EINVAL;
590 }
591
592 /* bypass the clock */
593 setbits_le32(pll_cfg0, FRAC_PLL_BYPASS_MASK);
594 /* Set the value */
595 writel(val_cfg1, pll_cfg1);
596 writel(val_cfg0 | FRAC_PLL_BYPASS_MASK, pll_cfg0);
597 val_cfg0 = readl(pll_cfg0);
598 /* unbypass the clock */
599 clrbits_le32(pll_cfg0, FRAC_PLL_BYPASS_MASK);
600 ret = readl_poll_timeout(pll_cfg0, val_cfg0,
601 val_cfg0 & FRAC_PLL_LOCK_MASK, 1);
602 if (ret)
603 printf("%s timeout\n", __func__);
604 clrbits_le32(pll_cfg0, FRAC_PLL_NEWDIV_VAL_MASK);
605
606 return 0;
607}
608
609int sscg_pll_init(u32 pll)
610{
611 void __iomem *pll_cfg0, __iomem *pll_cfg1, __iomem *pll_cfg2;
612 u32 val_cfg0, val_cfg1, val_cfg2, val;
613 u32 bypass1_mask = 0x20, bypass2_mask = 0x10;
614 int ret;
615
616 switch (pll) {
617 case ANATOP_SYSTEM_PLL1:
618 pll_cfg0 = &ana_pll->sys_pll1_cfg0;
619 pll_cfg1 = &ana_pll->sys_pll1_cfg1;
620 pll_cfg2 = &ana_pll->sys_pll1_cfg2;
621 /* 800MHz */
622 val_cfg2 = SSCG_PLL_FEEDBACK_DIV_F1_VAL(3) |
623 SSCG_PLL_FEEDBACK_DIV_F2_VAL(3);
624 val_cfg1 = 0;
625 val_cfg0 = SSCG_PLL_CLKE_MASK | SSCG_PLL_DIV2_CLKE_MASK |
626 SSCG_PLL_DIV3_CLKE_MASK | SSCG_PLL_DIV4_CLKE_MASK |
627 SSCG_PLL_DIV5_CLKE_MASK | SSCG_PLL_DIV6_CLKE_MASK |
628 SSCG_PLL_DIV8_CLKE_MASK | SSCG_PLL_DIV10_CLKE_MASK |
629 SSCG_PLL_DIV20_CLKE_MASK | SSCG_PLL_LOCK_SEL_MASK |
630 SSCG_PLL_REFCLK_SEL_OSC_25M;
631 break;
632 case ANATOP_SYSTEM_PLL2:
633 pll_cfg0 = &ana_pll->sys_pll2_cfg0;
634 pll_cfg1 = &ana_pll->sys_pll2_cfg1;
635 pll_cfg2 = &ana_pll->sys_pll2_cfg2;
636 /* 1000MHz */
637 val_cfg2 = SSCG_PLL_FEEDBACK_DIV_F1_VAL(3) |
638 SSCG_PLL_FEEDBACK_DIV_F2_VAL(4);
639 val_cfg1 = 0;
640 val_cfg0 = SSCG_PLL_CLKE_MASK | SSCG_PLL_DIV2_CLKE_MASK |
641 SSCG_PLL_DIV3_CLKE_MASK | SSCG_PLL_DIV4_CLKE_MASK |
642 SSCG_PLL_DIV5_CLKE_MASK | SSCG_PLL_DIV6_CLKE_MASK |
643 SSCG_PLL_DIV8_CLKE_MASK | SSCG_PLL_DIV10_CLKE_MASK |
644 SSCG_PLL_DIV20_CLKE_MASK | SSCG_PLL_LOCK_SEL_MASK |
645 SSCG_PLL_REFCLK_SEL_OSC_25M;
646 break;
647 case ANATOP_SYSTEM_PLL3:
648 pll_cfg0 = &ana_pll->sys_pll3_cfg0;
649 pll_cfg1 = &ana_pll->sys_pll3_cfg1;
650 pll_cfg2 = &ana_pll->sys_pll3_cfg2;
651 /* 800MHz */
652 val_cfg2 = SSCG_PLL_FEEDBACK_DIV_F1_VAL(3) |
653 SSCG_PLL_FEEDBACK_DIV_F2_VAL(3);
654 val_cfg1 = 0;
655 val_cfg0 = SSCG_PLL_PLL3_CLKE_MASK | SSCG_PLL_LOCK_SEL_MASK |
656 SSCG_PLL_REFCLK_SEL_OSC_25M;
657 break;
658 default:
659 return -EINVAL;
660 }
661
662 /*bypass*/
663 setbits_le32(pll_cfg0, bypass1_mask | bypass2_mask);
664 /* set value */
665 writel(val_cfg2, pll_cfg2);
666 writel(val_cfg1, pll_cfg1);
667 /*unbypass1 and wait 70us */
668 writel(val_cfg0 | bypass2_mask, pll_cfg1);
669
670 __udelay(70);
671
672 /* unbypass2 and wait lock */
673 writel(val_cfg0, pll_cfg1);
674 ret = readl_poll_timeout(pll_cfg0, val, val & SSCG_PLL_LOCK_MASK, 1);
675 if (ret)
676 printf("%s timeout\n", __func__);
677
678 return ret;
679}
680
681int clock_init(void)
682{
683 u32 grade;
684
685 clock_set_target_val(ARM_A53_CLK_ROOT, CLK_ROOT_ON |
686 CLK_ROOT_SOURCE_SEL(0));
687
688 /*
689 * 8MQ only supports two grades: consumer and industrial.
690 * We set ARM clock to 1Ghz for consumer, 800Mhz for industrial
691 */
692 grade = get_cpu_temp_grade(NULL, NULL);
693 if (!grade) {
694 frac_pll_init(ANATOP_ARM_PLL, FRAC_PLL_OUT_1000M);
695 clock_set_target_val(ARM_A53_CLK_ROOT, CLK_ROOT_ON |
696 CLK_ROOT_SOURCE_SEL(1) |
697 CLK_ROOT_POST_DIV(CLK_ROOT_POST_DIV1));
698 } else {
699 frac_pll_init(ANATOP_ARM_PLL, FRAC_PLL_OUT_1600M);
700 clock_set_target_val(ARM_A53_CLK_ROOT, CLK_ROOT_ON |
701 CLK_ROOT_SOURCE_SEL(1) |
702 CLK_ROOT_POST_DIV(CLK_ROOT_POST_DIV2));
703 }
704 /*
705 * According to ANAMIX SPEC
706 * sys pll1 fixed at 800MHz
707 * sys pll2 fixed at 1GHz
708 * Here we only enable the outputs.
709 */
710 setbits_le32(&ana_pll->sys_pll1_cfg0, SSCG_PLL_CLKE_MASK |
711 SSCG_PLL_DIV2_CLKE_MASK | SSCG_PLL_DIV3_CLKE_MASK |
712 SSCG_PLL_DIV4_CLKE_MASK | SSCG_PLL_DIV5_CLKE_MASK |
713 SSCG_PLL_DIV6_CLKE_MASK | SSCG_PLL_DIV8_CLKE_MASK |
714 SSCG_PLL_DIV10_CLKE_MASK | SSCG_PLL_DIV20_CLKE_MASK);
715
716 setbits_le32(&ana_pll->sys_pll2_cfg0, SSCG_PLL_CLKE_MASK |
717 SSCG_PLL_DIV2_CLKE_MASK | SSCG_PLL_DIV3_CLKE_MASK |
718 SSCG_PLL_DIV4_CLKE_MASK | SSCG_PLL_DIV5_CLKE_MASK |
719 SSCG_PLL_DIV6_CLKE_MASK | SSCG_PLL_DIV8_CLKE_MASK |
720 SSCG_PLL_DIV10_CLKE_MASK | SSCG_PLL_DIV20_CLKE_MASK);
721
722 clock_set_target_val(NAND_USDHC_BUS_CLK_ROOT, CLK_ROOT_ON |
723 CLK_ROOT_SOURCE_SEL(1));
724
725 init_wdog_clk();
726 clock_enable(CCGR_TSENSOR, 1);
727
728 return 0;
729}
730#endif
731
732/*
733 * Dump some clockes.
734 */
735#ifndef CONFIG_SPL_BUILD
736int do_mx8m_showclocks(cmd_tbl_t *cmdtp, int flag, int argc,
737 char * const argv[])
738{
739 u32 freq;
740
741 freq = decode_frac_pll(ARM_PLL_CLK);
742 printf("ARM_PLL %8d MHz\n", freq / 1000000);
743 freq = decode_sscg_pll(SYSTEM_PLL1_800M_CLK);
744 printf("SYS_PLL1_800 %8d MHz\n", freq / 1000000);
745 freq = decode_sscg_pll(SYSTEM_PLL1_400M_CLK);
746 printf("SYS_PLL1_400 %8d MHz\n", freq / 1000000);
747 freq = decode_sscg_pll(SYSTEM_PLL1_266M_CLK);
748 printf("SYS_PLL1_266 %8d MHz\n", freq / 1000000);
749 freq = decode_sscg_pll(SYSTEM_PLL1_200M_CLK);
750 printf("SYS_PLL1_200 %8d MHz\n", freq / 1000000);
751 freq = decode_sscg_pll(SYSTEM_PLL1_160M_CLK);
752 printf("SYS_PLL1_160 %8d MHz\n", freq / 1000000);
753 freq = decode_sscg_pll(SYSTEM_PLL1_133M_CLK);
754 printf("SYS_PLL1_133 %8d MHz\n", freq / 1000000);
755 freq = decode_sscg_pll(SYSTEM_PLL1_100M_CLK);
756 printf("SYS_PLL1_100 %8d MHz\n", freq / 1000000);
757 freq = decode_sscg_pll(SYSTEM_PLL1_80M_CLK);
758 printf("SYS_PLL1_80 %8d MHz\n", freq / 1000000);
759 freq = decode_sscg_pll(SYSTEM_PLL1_40M_CLK);
760 printf("SYS_PLL1_40 %8d MHz\n", freq / 1000000);
761 freq = decode_sscg_pll(SYSTEM_PLL2_1000M_CLK);
762 printf("SYS_PLL2_1000 %8d MHz\n", freq / 1000000);
763 freq = decode_sscg_pll(SYSTEM_PLL2_500M_CLK);
764 printf("SYS_PLL2_500 %8d MHz\n", freq / 1000000);
765 freq = decode_sscg_pll(SYSTEM_PLL2_333M_CLK);
766 printf("SYS_PLL2_333 %8d MHz\n", freq / 1000000);
767 freq = decode_sscg_pll(SYSTEM_PLL2_250M_CLK);
768 printf("SYS_PLL2_250 %8d MHz\n", freq / 1000000);
769 freq = decode_sscg_pll(SYSTEM_PLL2_200M_CLK);
770 printf("SYS_PLL2_200 %8d MHz\n", freq / 1000000);
771 freq = decode_sscg_pll(SYSTEM_PLL2_166M_CLK);
772 printf("SYS_PLL2_166 %8d MHz\n", freq / 1000000);
773 freq = decode_sscg_pll(SYSTEM_PLL2_125M_CLK);
774 printf("SYS_PLL2_125 %8d MHz\n", freq / 1000000);
775 freq = decode_sscg_pll(SYSTEM_PLL2_100M_CLK);
776 printf("SYS_PLL2_100 %8d MHz\n", freq / 1000000);
777 freq = decode_sscg_pll(SYSTEM_PLL2_50M_CLK);
778 printf("SYS_PLL2_50 %8d MHz\n", freq / 1000000);
779 freq = decode_sscg_pll(SYSTEM_PLL3_CLK);
780 printf("SYS_PLL3 %8d MHz\n", freq / 1000000);
781 freq = mxc_get_clock(UART1_CLK_ROOT);
782 printf("UART1 %8d MHz\n", freq / 1000000);
783 freq = mxc_get_clock(USDHC1_CLK_ROOT);
784 printf("USDHC1 %8d MHz\n", freq / 1000000);
785 freq = mxc_get_clock(QSPI_CLK_ROOT);
786 printf("QSPI %8d MHz\n", freq / 1000000);
787 return 0;
788}
789
790U_BOOT_CMD(
791 clocks, CONFIG_SYS_MAXARGS, 1, do_mx8m_showclocks,
792 "display clocks",
793 ""
794);
795#endif