blob: 939f199b1fe691e347c0390075a7ee6f3e04394b [file] [log] [blame]
Marek Vasut0d9a4a02018-08-13 19:32:14 +02001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Copyright (C) 2018 Marek Vasut <marex@denx.de>
4 *
5 * Altera SoCFPGA EMAC extras
6 */
7
8#include <common.h>
9#include <asm/io.h>
10#include <dm.h>
11#include <clk.h>
12#include <phy.h>
13#include <regmap.h>
14#include <reset.h>
15#include <syscon.h>
16#include "designware.h"
Simon Glass9bc15642020-02-03 07:36:16 -070017#include <dm/device_compat.h>
Simon Glassd66c5f72020-02-03 07:36:15 -070018#include <linux/err.h>
Marek Vasut0d9a4a02018-08-13 19:32:14 +020019
20#include <asm/arch/system_manager.h>
21
Simon Glassb75b15b2020-12-03 16:55:23 -070022struct dwmac_socfpga_plat {
Marek Vasut0d9a4a02018-08-13 19:32:14 +020023 struct dw_eth_pdata dw_eth_pdata;
Marek Vasut0d9a4a02018-08-13 19:32:14 +020024 void *phy_intf;
Simon Goldschmidtb50afc82019-01-13 19:58:40 +010025 u32 reg_shift;
Marek Vasut0d9a4a02018-08-13 19:32:14 +020026};
27
Simon Glassaad29ae2020-12-03 16:55:21 -070028static int dwmac_socfpga_of_to_plat(struct udevice *dev)
Marek Vasut0d9a4a02018-08-13 19:32:14 +020029{
Simon Glassb75b15b2020-12-03 16:55:23 -070030 struct dwmac_socfpga_plat *pdata = dev_get_plat(dev);
Marek Vasut0d9a4a02018-08-13 19:32:14 +020031 struct regmap *regmap;
32 struct ofnode_phandle_args args;
33 void *range;
34 int ret;
35
36 ret = dev_read_phandle_with_args(dev, "altr,sysmgr-syscon", NULL,
37 2, 0, &args);
38 if (ret) {
39 dev_err(dev, "Failed to get syscon: %d\n", ret);
40 return ret;
41 }
42
43 if (args.args_count != 2) {
44 dev_err(dev, "Invalid number of syscon args\n");
45 return -EINVAL;
46 }
47
48 regmap = syscon_node_to_regmap(args.node);
49 if (IS_ERR(regmap)) {
50 ret = PTR_ERR(regmap);
51 dev_err(dev, "Failed to get regmap: %d\n", ret);
52 return ret;
53 }
54
55 range = regmap_get_range(regmap, 0);
56 if (!range) {
57 dev_err(dev, "Failed to get regmap range\n");
58 return -ENOMEM;
59 }
60
61 pdata->phy_intf = range + args.args[0];
Simon Goldschmidtb50afc82019-01-13 19:58:40 +010062 pdata->reg_shift = args.args[1];
Marek Vasut0d9a4a02018-08-13 19:32:14 +020063
Simon Glassaad29ae2020-12-03 16:55:21 -070064 return designware_eth_of_to_plat(dev);
Marek Vasut0d9a4a02018-08-13 19:32:14 +020065}
66
67static int dwmac_socfpga_probe(struct udevice *dev)
68{
Simon Glassb75b15b2020-12-03 16:55:23 -070069 struct dwmac_socfpga_plat *pdata = dev_get_plat(dev);
Marek Vasut0d9a4a02018-08-13 19:32:14 +020070 struct eth_pdata *edata = &pdata->dw_eth_pdata.eth_pdata;
71 struct reset_ctl_bulk reset_bulk;
72 int ret;
Simon Goldschmidtb50afc82019-01-13 19:58:40 +010073 u32 modereg;
74 u32 modemask;
Marek Vasut0d9a4a02018-08-13 19:32:14 +020075
Simon Goldschmidtb50afc82019-01-13 19:58:40 +010076 switch (edata->phy_interface) {
77 case PHY_INTERFACE_MODE_MII:
78 case PHY_INTERFACE_MODE_GMII:
79 modereg = SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_GMII_MII;
80 break;
81 case PHY_INTERFACE_MODE_RMII:
82 modereg = SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_RMII;
83 break;
84 case PHY_INTERFACE_MODE_RGMII:
85 modereg = SYSMGR_EMACGRP_CTRL_PHYSEL_ENUM_RGMII;
86 break;
87 default:
88 dev_err(dev, "Unsupported PHY mode\n");
89 return -EINVAL;
90 }
Marek Vasut0d9a4a02018-08-13 19:32:14 +020091
Simon Goldschmidtb50afc82019-01-13 19:58:40 +010092 ret = reset_get_bulk(dev, &reset_bulk);
93 if (ret) {
94 dev_err(dev, "Failed to get reset: %d\n", ret);
95 return ret;
96 }
Marek Vasut0d9a4a02018-08-13 19:32:14 +020097
Simon Goldschmidtb50afc82019-01-13 19:58:40 +010098 reset_assert_bulk(&reset_bulk);
Marek Vasut0d9a4a02018-08-13 19:32:14 +020099
Simon Goldschmidtb50afc82019-01-13 19:58:40 +0100100 modemask = SYSMGR_EMACGRP_CTRL_PHYSEL_MASK << pdata->reg_shift;
101 clrsetbits_le32(pdata->phy_intf, modemask,
102 modereg << pdata->reg_shift);
Marek Vasut0d9a4a02018-08-13 19:32:14 +0200103
Simon Goldschmidtb50afc82019-01-13 19:58:40 +0100104 reset_release_bulk(&reset_bulk);
Marek Vasut0d9a4a02018-08-13 19:32:14 +0200105
106 return designware_eth_probe(dev);
107}
108
109static const struct udevice_id dwmac_socfpga_ids[] = {
110 { .compatible = "altr,socfpga-stmmac" },
111 { }
112};
113
114U_BOOT_DRIVER(dwmac_socfpga) = {
115 .name = "dwmac_socfpga",
116 .id = UCLASS_ETH,
117 .of_match = dwmac_socfpga_ids,
Simon Glassaad29ae2020-12-03 16:55:21 -0700118 .of_to_plat = dwmac_socfpga_of_to_plat,
Marek Vasut0d9a4a02018-08-13 19:32:14 +0200119 .probe = dwmac_socfpga_probe,
120 .ops = &designware_eth_ops,
Simon Glass8a2b47f2020-12-03 16:55:17 -0700121 .priv_auto = sizeof(struct dw_eth_dev),
Simon Glassb75b15b2020-12-03 16:55:23 -0700122 .plat_auto = sizeof(struct dwmac_socfpga_plat),
Marek Vasut0d9a4a02018-08-13 19:32:14 +0200123 .flags = DM_FLAG_ALLOC_PRIV_DMA,
124};