blob: 7ced6a68a6c28509c3c69bbd4d048f87c9a90c28 [file] [log] [blame]
Dinh Nguyenad51f7c2012-10-04 06:46:02 +00001/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +02002 * Copyright (C) 2014 Marek Vasut <marex@denx.de>
Dinh Nguyenad51f7c2012-10-04 06:46:02 +00003 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Dinh Nguyenad51f7c2012-10-04 06:46:02 +00005 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +02006#ifndef __CONFIG_SOCFPGA_CYCLONE5_H__
7#define __CONFIG_SOCFPGA_CYCLONE5_H__
Dinh Nguyenad51f7c2012-10-04 06:46:02 +00008
Dinh Nguyeneca8b5c2015-11-23 17:27:17 -06009#include <asm/arch/base_addr_ac5.h>
Dinh Nguyenad51f7c2012-10-04 06:46:02 +000010
Marek Vasutd4a4db12014-09-08 14:08:45 +020011/* U-Boot Commands */
12#define CONFIG_SYS_NO_FLASH
Marek Vasutd4a4db12014-09-08 14:08:45 +020013#define CONFIG_DOS_PARTITION
14#define CONFIG_FAT_WRITE
15#define CONFIG_HW_WATCHDOG
Marek Vasutbd279e32014-09-15 01:27:57 +020016
Pavel Machek5e2d70a2014-09-08 14:08:45 +020017/* Memory configurations */
Marek Vasutd4a4db12014-09-08 14:08:45 +020018#define PHYS_SDRAM_1_SIZE 0x40000000 /* 1GiB on SoCDK */
Dinh Nguyenad51f7c2012-10-04 06:46:02 +000019
Marek Vasutd4a4db12014-09-08 14:08:45 +020020/* Booting Linux */
Marek Vasutd4a4db12014-09-08 14:08:45 +020021#define CONFIG_BOOTFILE "zImage"
Anatolij Gustschinb02c7982014-11-07 01:12:03 +010022#define CONFIG_BOOTARGS "console=ttyS0," __stringify(CONFIG_BAUDRATE)
Chin Liang See4a6a2282014-09-19 05:33:19 -050023#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
Marek Vasutd4a4db12014-09-08 14:08:45 +020024#define CONFIG_BOOTCOMMAND "run ramboot"
Chin Liang See4a6a2282014-09-19 05:33:19 -050025#else
Marek Vasutd4a4db12014-09-08 14:08:45 +020026#define CONFIG_BOOTCOMMAND "run mmcload; run mmcboot"
Chin Liang See4a6a2282014-09-19 05:33:19 -050027#endif
Marek Vasut2bff5402015-07-22 06:18:19 +020028#define CONFIG_LOADADDR 0x01000000
Marek Vasutd4a4db12014-09-08 14:08:45 +020029#define CONFIG_SYS_LOAD_ADDR CONFIG_LOADADDR
Dinh Nguyenad51f7c2012-10-04 06:46:02 +000030
Pavel Machek5e2d70a2014-09-08 14:08:45 +020031/* Ethernet on SoC (EMAC) */
32#if defined(CONFIG_CMD_NET)
Marek Vasutd4a4db12014-09-08 14:08:45 +020033#define CONFIG_PHY_MICREL
34#define CONFIG_PHY_MICREL_KSZ9021
Chin Liang See9cd12042013-08-07 10:06:56 -050035#endif
Pavel Machekce340e92014-07-14 14:14:17 +020036
Dinh Nguyen813e7e62015-09-23 15:38:01 -050037#define CONFIG_ENV_IS_IN_MMC
Dinh Nguyen813e7e62015-09-23 15:38:01 -050038
Pavel Machek5e2d70a2014-09-08 14:08:45 +020039/* Extra Environment */
Marek Vasutd4a4db12014-09-08 14:08:45 +020040#define CONFIG_EXTRA_ENV_SETTINGS \
41 "verify=n\0" \
Marek Vasut950c10c2016-04-03 19:11:12 +020042 "loadaddr=" __stringify(CONFIG_SYS_LOAD_ADDR) "\0" \
Marek Vasutd4a4db12014-09-08 14:08:45 +020043 "ramboot=setenv bootargs " CONFIG_BOOTARGS ";" \
44 "bootm ${loadaddr} - ${fdt_addr}\0" \
45 "bootimage=zImage\0" \
46 "fdt_addr=100\0" \
47 "fdtimage=socfpga.dtb\0" \
Marek Vasutd4a4db12014-09-08 14:08:45 +020048 "bootm ${loadaddr} - ${fdt_addr}\0" \
49 "mmcroot=/dev/mmcblk0p2\0" \
50 "mmcboot=setenv bootargs " CONFIG_BOOTARGS \
51 " root=${mmcroot} rw rootwait;" \
52 "bootz ${loadaddr} - ${fdt_addr}\0" \
53 "mmcload=mmc rescan;" \
Marek Vasut08c71a62014-09-19 13:28:47 +020054 "load mmc 0:1 ${loadaddr} ${bootimage};" \
55 "load mmc 0:1 ${fdt_addr} ${fdtimage}\0" \
Chin Liang See9937c722015-12-22 15:32:35 +080056 "qspiload=sf probe && mtdparts default && run ubiload\0" \
Marek Vasutd4a4db12014-09-08 14:08:45 +020057 "qspiboot=setenv bootargs " CONFIG_BOOTARGS \
Chin Liang See180d6802015-12-22 15:32:39 +080058 " ubi.mtd=1,64 root=ubi0:rootfs rw rootfstype=ubifs;"\
59 "bootz ${loadaddr} - ${fdt_addr}\0" \
Chin Liang See3ab7a4b2015-12-22 15:32:31 +080060 "ubiload=ubi part UBI && ubifsmount ubi0 && " \
61 "ubifsload ${loadaddr} /boot/${bootimage} && " \
62 "ubifsload ${fdt_addr} /boot/${fdtimage}\0"
Dinh Nguyenad51f7c2012-10-04 06:46:02 +000063
Pavel Machek5e2d70a2014-09-08 14:08:45 +020064/* The rest of the configuration is shared */
65#include <configs/socfpga_common.h>
Chin Liang See561c9d42014-06-10 01:11:04 -050066
Pavel Machek5e2d70a2014-09-08 14:08:45 +020067#endif /* __CONFIG_SOCFPGA_CYCLONE5_H__ */