blob: 4237f2ee8fee3370711d376313c7f966ab597995 [file] [log] [blame]
Tianling Shen0c8dea52023-05-20 19:20:50 +08001// SPDX-License-Identifier: GPL-2.0-or-later OR MIT
2/*
3 * Copyright (c) 2016 Xunlong Software. Co., Ltd.
4 * (http://www.orangepi.org)
5 *
6 * Copyright (c) 2021-2023 Tianling Shen <cnsztl@gmail.com>
7 */
8
9/dts-v1/;
10#include "rk3328-orangepi-r1-plus.dts"
11
12/ {
13 model = "Xunlong Orange Pi R1 Plus LTS";
14 compatible = "xunlong,orangepi-r1-plus-lts", "rockchip,rk3328";
15};
16
17&gmac2io {
18 phy-handle = <&yt8531c>;
19 tx_delay = <0x19>;
20 rx_delay = <0x05>;
21
22 mdio {
23 /delete-node/ ethernet-phy@1;
24
25 yt8531c: ethernet-phy@0 {
26 compatible = "ethernet-phy-ieee802.3-c22";
27 reg = <0>;
28
Jonas Karlmanb74552c2024-02-17 00:22:37 +000029 motorcomm,auto-sleep-disabled;
Tianling Shen0c8dea52023-05-20 19:20:50 +080030 motorcomm,clk-out-frequency-hz = <125000000>;
31 motorcomm,keep-pll-enabled;
Jonas Karlmanb74552c2024-02-17 00:22:37 +000032 motorcomm,rx-clk-drv-microamp = <5020>;
33 motorcomm,rx-data-drv-microamp = <5020>;
Tianling Shen0c8dea52023-05-20 19:20:50 +080034
35 pinctrl-0 = <&eth_phy_reset_pin>;
36 pinctrl-names = "default";
37 reset-assert-us = <15000>;
38 reset-deassert-us = <50000>;
39 reset-gpios = <&gpio1 RK_PC2 GPIO_ACTIVE_LOW>;
40 };
41 };
42};