blob: 08359d14d6299b0b54fb56ae68f87ee2a74b8929 [file] [log] [blame]
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +02001/*
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +01002 * (C) Copyright 2003-2006 Wolfgang Denk, DENX Software Engineering,
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +02003 * wd@denx.de.
4 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +02006 */
7
8#ifndef __CONFIG_H
9#define __CONFIG_H
10
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020011/*
12 * High Level Configuration Options
13 * (easy to change)
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +010014 */
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +010015#define CONFIG_MPC5200 1 /* This is an MPC5200 CPU */
16#define CONFIG_V38B 1 /* ...on V38B board */
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020017
18#define CONFIG_SYS_TEXT_BASE 0xFF000000
19
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020020#define CONFIG_SYS_MPC5XXX_CLKIN 33000000 /* ...running at 33.000000MHz */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020021
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +010022#define CONFIG_RTC_PCF8563 1 /* has PCF8563 RTC */
23#define CONFIG_MPC5200_DDR 1 /* has DDR SDRAM */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020024
Bartlomiej Sieka005f5c82006-11-11 22:48:22 +010025#undef CONFIG_HW_WATCHDOG /* don't use watchdog */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020026
27#define CONFIG_NETCONSOLE 1
28
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +010029#define CONFIG_BOARD_EARLY_INIT_R 1 /* do board-specific init */
Mike Frysinger13e9bb92009-02-16 18:03:14 -050030#define CONFIG_MISC_INIT_R
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020031
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020032#define CONFIG_SYS_XLB_PIPELINING 1 /* gives better performance */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020033
Becky Bruce03ea1be2008-05-08 19:02:12 -050034#define CONFIG_HIGH_BATS 1 /* High BATs supported */
35
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020036/*
37 * Serial console configuration
38 */
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +010039#define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */
40#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020041#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020042
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020043/*
44 * DDR
45 */
46#define SDRAM_DDR 1 /* is DDR */
47/* Settings for XLB = 132 MHz */
48#define SDRAM_MODE 0x018D0000
49#define SDRAM_EMODE 0x40090000
50#define SDRAM_CONTROL 0x704f0f00
51#define SDRAM_CONFIG1 0x73722930
52#define SDRAM_CONFIG2 0x47770000
53#define SDRAM_TAPDELAY 0x10000000
54
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020055/*
Robert P. J. Day8d56db92016-07-15 13:44:45 -040056 * PCI - no support
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020057 */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020058
59/*
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020060 * USB
61 */
62#define CONFIG_USB_OHCI
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +010063#define CONFIG_USB_CLOCK 0x0001BBBB
64#define CONFIG_USB_CONFIG 0x00001000
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020065
66/*
Jon Loeliger5c4ddae2007-07-10 10:12:10 -050067 * BOOTP options
68 */
69#define CONFIG_BOOTP_BOOTFILESIZE
70#define CONFIG_BOOTP_BOOTPATH
71#define CONFIG_BOOTP_GATEWAY
72#define CONFIG_BOOTP_HOSTNAME
73
Jon Loeliger5c4ddae2007-07-10 10:12:10 -050074/*
Jon Loeliger03bfcb92007-07-04 22:33:46 -050075 * Command line configuration.
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020076 */
Jon Loeliger03bfcb92007-07-04 22:33:46 -050077#define CONFIG_CMD_IDE
Jon Loeliger03bfcb92007-07-04 22:33:46 -050078#define CONFIG_CMD_DIAG
79#define CONFIG_CMD_IRQ
80#define CONFIG_CMD_JFFS2
Jon Loeliger03bfcb92007-07-04 22:33:46 -050081#define CONFIG_CMD_SDRAM
82#define CONFIG_CMD_DATE
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +010083
Jon Loeliger03bfcb92007-07-04 22:33:46 -050084#define CONFIG_TIMESTAMP /* Print image info with timestamp */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020085
86/*
87 * Boot low with 16 MB Flash
88 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020089#define CONFIG_SYS_LOWBOOT 1
90#define CONFIG_SYS_LOWBOOT16 1
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020091
92/*
93 * Autobooting
94 */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020095
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +010096#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk1baed662008-03-03 12:16:44 +010097 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +020098 "echo"
99
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +0100100#undef CONFIG_BOOTARGS
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200101
Wolfgang Denk45bd0212006-10-18 22:44:38 +0200102#define CONFIG_EXTRA_ENV_SETTINGS \
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +0100103 "bootcmd=run net_nfs\0" \
104 "bootdelay=3\0" \
105 "baudrate=115200\0" \
106 "preboot=echo;echo Type \"run flash_nfs\" to mount root " \
107 "filesystem over NFS; echo\0" \
Wolfgang Denk45bd0212006-10-18 22:44:38 +0200108 "netdev=eth0\0" \
Bartlomiej Sieka37e66642006-12-28 19:08:21 +0100109 "ramargs=setenv bootargs root=/dev/ram rw wdt=off \0" \
Wolfgang Denk45bd0212006-10-18 22:44:38 +0200110 "addip=setenv bootargs $(bootargs) " \
111 "ip=$(ipaddr):$(serverip):$(gatewayip):" \
112 "$(netmask):$(hostname):$(netdev):off panic=1\0" \
113 "flash_nfs=run nfsargs addip;bootm $(kernel_addr)\0" \
114 "flash_self=run ramargs addip;bootm $(kernel_addr) " \
115 "$(ramdisk_addr)\0" \
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +0100116 "net_nfs=tftp 200000 $(bootfile);run nfsargs addip;bootm\0" \
Wolfgang Denk45bd0212006-10-18 22:44:38 +0200117 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Bartlomiej Sieka37e66642006-12-28 19:08:21 +0100118 "nfsroot=$(serverip):$(rootpath) wdt=off\0" \
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +0100119 "hostname=v38b\0" \
Heiko Schocherc5e84052010-07-20 17:45:02 +0200120 "ethact=FEC\0" \
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +0100121 "rootpath=/opt/eldk-3.1.1/ppc_6xx\0" \
122 "update=prot off ff000000 ff03ffff; era ff000000 ff03ffff; " \
123 "cp.b 200000 ff000000 $(filesize);" \
124 "prot on ff000000 ff03ffff\0" \
125 "load=tftp 200000 $(u-boot)\0" \
126 "netmask=255.255.0.0\0" \
127 "ipaddr=192.168.160.18\0" \
128 "serverip=192.168.1.1\0" \
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +0100129 "bootfile=/tftpboot/v38b/uImage\0" \
130 "u-boot=/tftpboot/v38b/u-boot.bin\0" \
Wolfgang Denk45bd0212006-10-18 22:44:38 +0200131 ""
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200132
133#define CONFIG_BOOTCOMMAND "run net_nfs"
134
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200135/*
136 * IPB Bus clocking configuration.
137 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200138#undef CONFIG_SYS_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +0100139
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200140/*
141 * I2C configuration
142 */
143#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200144#define CONFIG_SYS_I2C_MODULE 2 /* Select I2C module #1 or #2 */
145#define CONFIG_SYS_I2C_SPEED 100000 /* 100 kHz */
146#define CONFIG_SYS_I2C_SLAVE 0x7F
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200147
148/*
149 * EEPROM configuration
150 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200151#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
152#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
153#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
154#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 70
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200155
156/*
157 * RTC configuration
158 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200159#define CONFIG_SYS_I2C_RTC_ADDR 0x51
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200160
161/*
162 * Flash configuration - use CFI driver
163 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200164#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200165#define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200166#define CONFIG_SYS_FLASH_CFI_AMD_RESET 1
167#define CONFIG_SYS_FLASH_BASE 0xFF000000
168#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
169#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
170#define CONFIG_SYS_FLASH_SIZE 0x01000000 /* 16 MiB */
171#define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sects on one chip */
172#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* flash write speed-up */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200173
174/*
175 * Environment settings
176 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200177#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200178#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x00040000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200179#define CONFIG_ENV_SIZE 0x10000
180#define CONFIG_ENV_SECT_SIZE 0x10000
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200181#define CONFIG_ENV_OVERWRITE 1
182
183/*
184 * Memory map
185 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200186#define CONFIG_SYS_MBAR 0xF0000000
187#define CONFIG_SYS_SDRAM_BASE 0x00000000
188#define CONFIG_SYS_DEFAULT_MBAR 0x80000000
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200189
190/* Use SRAM until RAM will be available */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200191#define CONFIG_SYS_INIT_RAM_ADDR MPC5XXX_SRAM
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200192#define CONFIG_SYS_INIT_RAM_SIZE MPC5XXX_SRAM_SIZE /* Size of used area in DPRAM */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200193
Wolfgang Denk0191e472010-10-26 14:34:52 +0200194#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200195#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200196
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200197#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200198#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
199# define CONFIG_SYS_RAMBOOT 1
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200200#endif
201
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200202#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256kB for Monitor */
203#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128kB for malloc() */
204#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Linux initial memory map */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200205
206/*
207 * Ethernet configuration
208 */
209#define CONFIG_MPC5xxx_FEC 1
Ben Warrenbc1b9172009-02-05 23:58:25 -0800210#define CONFIG_MPC5xxx_FEC_MII100
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200211#define CONFIG_PHY_ADDR 0x00
Wolfgang Denk45bd0212006-10-18 22:44:38 +0200212#define CONFIG_MII 1
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200213
214/*
215 * GPIO configuration
216 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200217#define CONFIG_SYS_GPS_PORT_CONFIG 0x90001404
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200218
219/*
220 * Miscellaneous configurable options
221 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200222#define CONFIG_SYS_LONGHELP /* undef to save memory */
Jon Loeliger03bfcb92007-07-04 22:33:46 -0500223#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200224#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200225#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200226#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200227#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200228#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
229#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
230#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200231
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200232#define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */
233#define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200234
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200235#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200236
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200237#define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
Jon Loeliger03bfcb92007-07-04 22:33:46 -0500238#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200239# define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
Jon Loeliger03bfcb92007-07-04 22:33:46 -0500240#endif
241
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200242/*
243 * Various low-level settings
244 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200245#define CONFIG_SYS_HID0_INIT HID0_ICE | HID0_ICFI
246#define CONFIG_SYS_HID0_FINAL HID0_ICE
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200247
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200248#define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
249#define CONFIG_SYS_BOOTCS_SIZE CONFIG_SYS_FLASH_SIZE
250#define CONFIG_SYS_BOOTCS_CFG 0x00047801
251#define CONFIG_SYS_CS0_START CONFIG_SYS_FLASH_BASE
252#define CONFIG_SYS_CS0_SIZE CONFIG_SYS_FLASH_SIZE
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200253
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200254#define CONFIG_SYS_CS_BURST 0x00000000
255#define CONFIG_SYS_CS_DEADCYCLE 0x33333333
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200256
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200257#define CONFIG_SYS_RESET_ADDRESS 0xff000000
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200258
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +0100259/*
260 * IDE/ATA (supports IDE harddisk)
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200261 */
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +0100262#undef CONFIG_IDE_8xx_PCCARD /* Don't use IDE with PC Card Adapter */
263#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
264#undef CONFIG_IDE_LED /* LED for ide not supported */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200265
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +0100266#define CONFIG_IDE_RESET /* reset for ide supported */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200267#define CONFIG_IDE_PREINIT
268
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200269#define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
270#define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200271
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200272#define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200273
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200274#define CONFIG_SYS_ATA_BASE_ADDR MPC5XXX_ATA
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200275
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200276#define CONFIG_SYS_ATA_DATA_OFFSET (0x0060) /* data I/O offset */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200277
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200278#define CONFIG_SYS_ATA_REG_OFFSET (CONFIG_SYS_ATA_DATA_OFFSET) /* normal register accesses offset */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200279
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200280#define CONFIG_SYS_ATA_ALT_OFFSET (0x005C) /* alternate registers offset */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200281
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200282#define CONFIG_SYS_ATA_STRIDE 4 /* Interval between registers */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200283
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +0100284/*
285 * Status LED
286 */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200287
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200288#define CONFIG_SYS_LED_BASE MPC5XXX_GPT7_ENABLE /* Timer 7 GPIO */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200289#ifndef __ASSEMBLY__
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200290typedef unsigned int led_id_t;
291
292#define __led_toggle(_msk) \
293 do { \
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200294 *((volatile long *) (CONFIG_SYS_LED_BASE)) ^= (_msk); \
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200295 } while(0)
296
297#define __led_set(_msk, _st) \
298 do { \
299 if ((_st)) \
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200300 *((volatile long *) (CONFIG_SYS_LED_BASE)) &= ~(_msk); \
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200301 else \
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200302 *((volatile long *) (CONFIG_SYS_LED_BASE)) |= (_msk); \
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200303 } while(0)
304
305#define __led_init(_msk, st) \
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +0100306 do { \
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200307 *((volatile long *) (CONFIG_SYS_LED_BASE)) |= 0x34; \
Bartlomiej Siekab0d533a2006-11-01 01:34:29 +0100308 } while(0)
309#endif /* __ASSEMBLY__ */
Bartlomiej Sieka2dfa3d22006-10-13 21:09:09 +0200310
311#endif /* __CONFIG_H */