blob: 582b04af3de6681a2e21bf40b495b92b43e0b985 [file] [log] [blame]
Pavel Machek5e2d70a2014-09-08 14:08:45 +02001/*
2 * Copyright (C) 2012 Altera Corporation <www.altera.com>
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
Dinh Nguyenf593acd2015-12-03 16:05:59 -06006#ifndef __CONFIG_SOCFPGA_COMMON_H__
7#define __CONFIG_SOCFPGA_COMMON_H__
Pavel Machek5e2d70a2014-09-08 14:08:45 +02008
Pavel Machek5e2d70a2014-09-08 14:08:45 +02009/* Virtual target or real hardware */
10#undef CONFIG_SOCFPGA_VIRTUAL_TARGET
11
Pavel Machek5e2d70a2014-09-08 14:08:45 +020012#define CONFIG_SYS_THUMB_BUILD
13
Pavel Machek5e2d70a2014-09-08 14:08:45 +020014/*
15 * High level configuration
16 */
Marek Vasut7d6dc602014-12-30 21:29:35 +010017#define CONFIG_DISPLAY_BOARDINFO_LATE
Pavel Machek5e2d70a2014-09-08 14:08:45 +020018#define CONFIG_CLOCKS
19
Marek Vasut375d0482015-07-09 03:41:53 +020020#define CONFIG_CRC32_VERIFY
21
Pavel Machek5e2d70a2014-09-08 14:08:45 +020022#define CONFIG_SYS_BOOTMAPSZ (64 * 1024 * 1024)
23
24#define CONFIG_TIMESTAMP /* Print image info with timestamp */
25
Marek Vasut621ea082016-02-11 13:59:46 +010026/* add target to build it automatically upon "make" */
27#define CONFIG_BUILD_TARGET "u-boot-with-spl.sfp"
28
Pavel Machek5e2d70a2014-09-08 14:08:45 +020029/*
30 * Memory configurations
31 */
32#define CONFIG_NR_DRAM_BANKS 1
33#define PHYS_SDRAM_1 0x0
Marek Vasut40f1d6b2014-11-04 04:25:09 +010034#define CONFIG_SYS_MALLOC_LEN (64 * 1024 * 1024)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020035#define CONFIG_SYS_MEMTEST_START PHYS_SDRAM_1
36#define CONFIG_SYS_MEMTEST_END PHYS_SDRAM_1_SIZE
37
38#define CONFIG_SYS_INIT_RAM_ADDR 0xFFFF0000
Marek Vasutffb8e7f2015-07-12 15:23:28 +020039#define CONFIG_SYS_INIT_RAM_SIZE 0x10000
40#define CONFIG_SYS_INIT_SP_OFFSET \
41 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
42#define CONFIG_SYS_INIT_SP_ADDR \
43 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020044
45#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
46#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
47#define CONFIG_SYS_TEXT_BASE 0x08000040
48#else
49#define CONFIG_SYS_TEXT_BASE 0x01000040
50#endif
51
52/*
53 * U-Boot general configurations
54 */
55#define CONFIG_SYS_LONGHELP
56#define CONFIG_SYS_CBSIZE 1024 /* Console I/O buffer size */
57#define CONFIG_SYS_PBSIZE \
58 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
59 /* Print buffer size */
60#define CONFIG_SYS_MAXARGS 32 /* Max number of command args */
61#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
62 /* Boot argument buffer size */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020063#define CONFIG_AUTO_COMPLETE /* Command auto complete */
64#define CONFIG_CMDLINE_EDITING /* Command history etc */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020065
Marek Vasut4a065842015-12-05 20:08:21 +010066#ifndef CONFIG_SYS_HOSTNAME
67#define CONFIG_SYS_HOSTNAME CONFIG_SYS_BOARD
68#endif
69
Pavel Machek5e2d70a2014-09-08 14:08:45 +020070/*
71 * Cache
72 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +020073#define CONFIG_SYS_L2_PL310
74#define CONFIG_SYS_PL310_BASE SOCFPGA_MPUL2_ADDRESS
75
76/*
Dinh Nguyen06e36ea2015-06-02 22:52:50 -050077 * SDRAM controller
78 */
79#define CONFIG_ALTERA_SDRAM
80
81/*
Marek Vasutccc5c242014-09-27 01:18:29 +020082 * EPCS/EPCQx1 Serial Flash Controller
83 */
84#ifdef CONFIG_ALTERA_SPI
Marek Vasutccc5c242014-09-27 01:18:29 +020085#define CONFIG_SF_DEFAULT_SPEED 30000000
Marek Vasutccc5c242014-09-27 01:18:29 +020086/*
87 * The base address is configurable in QSys, each board must specify the
88 * base address based on it's particular FPGA configuration. Please note
89 * that the address here is incremented by 0x400 from the Base address
90 * selected in QSys, since the SPI registers are at offset +0x400.
91 * #define CONFIG_SYS_SPI_BASE 0xff240400
92 */
93#endif
94
95/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +020096 * Ethernet on SoC (EMAC)
97 */
98#if defined(CONFIG_CMD_NET) && !defined(CONFIG_SOCFPGA_VIRTUAL_TARGET)
Pavel Machek5e2d70a2014-09-08 14:08:45 +020099#define CONFIG_DW_ALTDESCRIPTOR
100#define CONFIG_MII
101#define CONFIG_AUTONEG_TIMEOUT (15 * CONFIG_SYS_HZ)
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200102#define CONFIG_PHY_GIGE
103#endif
104
105/*
106 * FPGA Driver
107 */
108#ifdef CONFIG_CMD_FPGA
109#define CONFIG_FPGA
110#define CONFIG_FPGA_ALTERA
111#define CONFIG_FPGA_SOCFPGA
112#define CONFIG_FPGA_COUNT 1
113#endif
114
115/*
116 * L4 OSC1 Timer 0
117 */
118/* This timer uses eosc1, whose clock frequency is fixed at any condition. */
119#define CONFIG_SYS_TIMERBASE SOCFPGA_OSC1TIMER0_ADDRESS
120#define CONFIG_SYS_TIMER_COUNTS_DOWN
121#define CONFIG_SYS_TIMER_COUNTER (CONFIG_SYS_TIMERBASE + 0x4)
122#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
123#define CONFIG_SYS_TIMER_RATE 2400000
124#else
125#define CONFIG_SYS_TIMER_RATE 25000000
126#endif
127
128/*
129 * L4 Watchdog
130 */
131#ifdef CONFIG_HW_WATCHDOG
132#define CONFIG_DESIGNWARE_WATCHDOG
133#define CONFIG_DW_WDT_BASE SOCFPGA_L4WD0_ADDRESS
134#define CONFIG_DW_WDT_CLOCK_KHZ 25000
Stefan Roese3bfb5912014-12-19 13:49:10 +0100135#define CONFIG_HW_WATCHDOG_TIMEOUT_MS 30000
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200136#endif
137
138/*
139 * MMC Driver
140 */
141#ifdef CONFIG_CMD_MMC
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200142#define CONFIG_BOUNCE_BUFFER
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200143/* FIXME */
144/* using smaller max blk cnt to avoid flooding the limited stack we have */
145#define CONFIG_SYS_MMC_MAX_BLK_COUNT 256 /* FIXME -- SPL only? */
146#endif
147
Stefan Roese9a468c02014-11-07 12:37:52 +0100148/*
Marek Vasut7e442d92015-12-20 04:00:46 +0100149 * NAND Support
150 */
151#ifdef CONFIG_NAND_DENALI
152#define CONFIG_SYS_MAX_NAND_DEVICE 1
153#define CONFIG_SYS_NAND_MAX_CHIPS 1
154#define CONFIG_SYS_NAND_ONFI_DETECTION
155#define CONFIG_NAND_DENALI_ECC_SIZE 512
156#define CONFIG_SYS_NAND_REGS_BASE SOCFPGA_NANDREGS_ADDRESS
157#define CONFIG_SYS_NAND_DATA_BASE SOCFPGA_NANDDATA_ADDRESS
158#define CONFIG_SYS_NAND_BASE (CONFIG_SYS_NAND_DATA_BASE + 0x10)
159#endif
160
161/*
Stefan Roese623a5412014-10-30 09:33:13 +0100162 * I2C support
163 */
164#define CONFIG_SYS_I2C
Stefan Roese623a5412014-10-30 09:33:13 +0100165#define CONFIG_SYS_I2C_BUS_MAX 4
166#define CONFIG_SYS_I2C_BASE SOCFPGA_I2C0_ADDRESS
167#define CONFIG_SYS_I2C_BASE1 SOCFPGA_I2C1_ADDRESS
168#define CONFIG_SYS_I2C_BASE2 SOCFPGA_I2C2_ADDRESS
169#define CONFIG_SYS_I2C_BASE3 SOCFPGA_I2C3_ADDRESS
170/* Using standard mode which the speed up to 100Kb/s */
171#define CONFIG_SYS_I2C_SPEED 100000
172#define CONFIG_SYS_I2C_SPEED1 100000
173#define CONFIG_SYS_I2C_SPEED2 100000
174#define CONFIG_SYS_I2C_SPEED3 100000
175/* Address of device when used as slave */
176#define CONFIG_SYS_I2C_SLAVE 0x02
177#define CONFIG_SYS_I2C_SLAVE1 0x02
178#define CONFIG_SYS_I2C_SLAVE2 0x02
179#define CONFIG_SYS_I2C_SLAVE3 0x02
180#ifndef __ASSEMBLY__
181/* Clock supplied to I2C controller in unit of MHz */
182unsigned int cm_get_l4_sp_clk_hz(void);
183#define IC_CLK (cm_get_l4_sp_clk_hz() / 1000000)
184#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200185
186/*
Stefan Roese9a468c02014-11-07 12:37:52 +0100187 * QSPI support
188 */
Stefan Roese9a468c02014-11-07 12:37:52 +0100189/* Enable multiple SPI NOR flash manufacturers */
Marek Vasutddcd2bf2015-07-21 16:17:39 +0200190#ifndef CONFIG_SPL_BUILD
Stefan Roese9a468c02014-11-07 12:37:52 +0100191#define CONFIG_SPI_FLASH_MTD
Marek Vasut46378db2015-07-24 06:15:14 +0200192#define CONFIG_CMD_MTDPARTS
193#define CONFIG_MTD_DEVICE
194#define CONFIG_MTD_PARTITIONS
Chin Liang See6f02ac42015-12-21 23:01:51 +0800195#define MTDIDS_DEFAULT "nor0=ff705000.spi.0"
Marek Vasutddcd2bf2015-07-21 16:17:39 +0200196#endif
Stefan Roese9a468c02014-11-07 12:37:52 +0100197/* QSPI reference clock */
198#ifndef __ASSEMBLY__
199unsigned int cm_get_qspi_controller_clk_hz(void);
200#define CONFIG_CQSPI_REF_CLK cm_get_qspi_controller_clk_hz()
201#endif
202#define CONFIG_CQSPI_DECODER 0
Vignesh R4f06bf22016-12-21 10:42:32 +0530203#define CONFIG_BOUNCE_BUFFER
Stefan Roese9a468c02014-11-07 12:37:52 +0100204
Marek Vasutcabc3b42015-08-19 23:23:53 +0200205/*
206 * Designware SPI support
207 */
Stefan Roese8dc115b2014-11-07 13:50:34 +0100208
Stefan Roese9a468c02014-11-07 12:37:52 +0100209/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200210 * Serial Driver
211 */
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200212#define CONFIG_SYS_NS16550_SERIAL
213#define CONFIG_SYS_NS16550_REG_SIZE -4
214#define CONFIG_SYS_NS16550_COM1 SOCFPGA_UART0_ADDRESS
215#ifdef CONFIG_SOCFPGA_VIRTUAL_TARGET
216#define CONFIG_SYS_NS16550_CLK 1000000
217#else
218#define CONFIG_SYS_NS16550_CLK 100000000
219#endif
220#define CONFIG_CONS_INDEX 1
221#define CONFIG_BAUDRATE 115200
222
223/*
Marek Vasut9f193122014-10-24 23:34:25 +0200224 * USB
225 */
226#ifdef CONFIG_CMD_USB
227#define CONFIG_USB_DWC2
Marek Vasut9f193122014-10-24 23:34:25 +0200228#endif
229
230/*
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100231 * USB Gadget (DFU, UMS)
232 */
233#if defined(CONFIG_CMD_DFU) || defined(CONFIG_CMD_USB_MASS_STORAGE)
Paul Kocialkowski045d6052015-06-12 19:56:58 +0200234#define CONFIG_USB_FUNCTION_MASS_STORAGE
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100235
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100236#define CONFIG_SYS_DFU_DATA_BUF_SIZE (32 * 1024 * 1024)
237#define DFU_DEFAULT_POLL_TIMEOUT 300
238
239/* USB IDs */
Sam Protsenkob706ffd2016-04-13 14:20:30 +0300240#define CONFIG_G_DNL_UMS_VENDOR_NUM 0x0525
241#define CONFIG_G_DNL_UMS_PRODUCT_NUM 0xA4A5
Marek Vasut40f1d6b2014-11-04 04:25:09 +0100242#endif
243
244/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200245 * U-Boot environment
246 */
Stefan Roesec0c00982016-03-03 16:57:38 +0100247#if !defined(CONFIG_ENV_SIZE)
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200248#define CONFIG_ENV_SIZE 4096
Stefan Roesec0c00982016-03-03 16:57:38 +0100249#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200250
Chin Liang Seefb73f6d2015-12-21 21:02:45 +0800251/* Environment for SDMMC boot */
252#if defined(CONFIG_ENV_IS_IN_MMC) && !defined(CONFIG_ENV_OFFSET)
253#define CONFIG_SYS_MMC_ENV_DEV 0 /* device 0 */
254#define CONFIG_ENV_OFFSET 512 /* just after the MBR */
255#endif
256
Chin Liang See713e5b12016-02-24 16:50:22 +0800257/* Environment for QSPI boot */
258#if defined(CONFIG_ENV_IS_IN_SPI_FLASH) && !defined(CONFIG_ENV_OFFSET)
259#define CONFIG_ENV_OFFSET 0x00100000
260#define CONFIG_ENV_SECT_SIZE (64 * 1024)
261#endif
262
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200263/*
Chin Liang See6f02ac42015-12-21 23:01:51 +0800264 * mtd partitioning for serial NOR flash
265 *
266 * device nor0 <ff705000.spi.0>, # parts = 6
267 * #: name size offset mask_flags
268 * 0: u-boot 0x00100000 0x00000000 0
269 * 1: env1 0x00040000 0x00100000 0
270 * 2: env2 0x00040000 0x00140000 0
271 * 3: UBI 0x03e80000 0x00180000 0
272 * 4: boot 0x00e80000 0x00180000 0
273 * 5: rootfs 0x01000000 0x01000000 0
274 *
275 */
276#if defined(CONFIG_CMD_SF) && !defined(MTDPARTS_DEFAULT)
277#define MTDPARTS_DEFAULT "mtdparts=ff705000.spi.0:"\
278 "1m(u-boot)," \
279 "256k(env1)," \
280 "256k(env2)," \
281 "14848k(boot)," \
282 "16m(rootfs)," \
283 "-@1536k(UBI)\0"
284#endif
285
Chin Liang Seed245dfc2015-12-22 15:32:26 +0800286/* UBI and UBIFS support */
287#if defined(CONFIG_CMD_SF) || defined(CONFIG_CMD_NAND)
Chin Liang Seed245dfc2015-12-22 15:32:26 +0800288#define CONFIG_CMD_UBIFS
289#define CONFIG_RBTREE
290#define CONFIG_LZO
291#endif
292
Chin Liang See6f02ac42015-12-21 23:01:51 +0800293/*
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200294 * SPL
Marek Vasutea0123c2014-10-16 12:25:40 +0200295 *
296 * SRAM Memory layout:
297 *
298 * 0xFFFF_0000 ...... Start of SRAM
299 * 0xFFFF_xxxx ...... Top of stack (grows down)
300 * 0xFFFF_yyyy ...... Malloc area
301 * 0xFFFF_zzzz ...... Global Data
302 * 0xFFFF_FF00 ...... End of SRAM
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200303 */
304#define CONFIG_SPL_FRAMEWORK
Marek Vasutea0123c2014-10-16 12:25:40 +0200305#define CONFIG_SPL_TEXT_BASE CONFIG_SYS_INIT_RAM_ADDR
Dinh Nguyenb44d3fe2015-03-30 17:01:03 -0500306#define CONFIG_SPL_MAX_SIZE (64 * 1024)
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200307
Marek Vasut1029caf2015-07-10 00:04:23 +0200308/* SPL SDMMC boot support */
309#ifdef CONFIG_SPL_MMC_SUPPORT
310#if defined(CONFIG_SPL_FAT_SUPPORT) || defined(CONFIG_SPL_EXT_SUPPORT)
311#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 2
312#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot-dtb.img"
Marek Vasut1029caf2015-07-10 00:04:23 +0200313#endif
314#endif
Pavel Machek5e2d70a2014-09-08 14:08:45 +0200315
Marek Vasutcadf2f92015-07-21 07:50:03 +0200316/* SPL QSPI boot support */
317#ifdef CONFIG_SPL_SPI_SUPPORT
Marek Vasutcadf2f92015-07-21 07:50:03 +0200318#define CONFIG_SPL_SPI_LOAD
319#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x40000
320#endif
321
Marek Vasut7e442d92015-12-20 04:00:46 +0100322/* SPL NAND boot support */
323#ifdef CONFIG_SPL_NAND_SUPPORT
324#define CONFIG_SYS_NAND_USE_FLASH_BBT
325#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
326#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
327#endif
328
Dinh Nguyen757774a2015-03-30 17:01:12 -0500329/*
330 * Stack setup
331 */
332#define CONFIG_SPL_STACK CONFIG_SYS_INIT_SP_ADDR
333
Dinh Nguyenf593acd2015-12-03 16:05:59 -0600334#endif /* __CONFIG_SOCFPGA_COMMON_H__ */