blob: a4dcde743b01a3085ea601aec86a8d1be0e76111 [file] [log] [blame]
Masahiro Yamada8bbbcbd2016-05-24 21:14:01 +09001/*
2 * Copyright (C) 2016 Socionext Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#include <common.h>
Masahiro Yamadad3a67812016-10-27 23:47:06 +09008#include <spl.h>
Masahiro Yamada8bbbcbd2016-05-24 21:14:01 +09009#include <linux/bitops.h>
10#include <linux/io.h>
11
12#include "../init.h"
Masahiro Yamada77857e22016-10-27 23:47:05 +090013#include "../sc64-regs.h"
Masahiro Yamada8bbbcbd2016-05-24 21:14:01 +090014#include "../sg-regs.h"
15
Masahiro Yamadab3b1bb72017-02-17 16:17:22 +090016#define SDCTRL_EMMC_HW_RESET 0x59810280
17
Masahiro Yamada8bbbcbd2016-05-24 21:14:01 +090018void uniphier_ld11_clk_init(void)
19{
Masahiro Yamadad3a67812016-10-27 23:47:06 +090020 /* if booted from a device other than USB, without stand-by MPU */
21 if ((readl(SG_PINMON0) & BIT(27)) &&
Masahiro Yamadafb092032017-02-14 01:24:26 +090022 uniphier_boot_device_raw() != BOOT_DEVICE_USB) {
Masahiro Yamada8bbbcbd2016-05-24 21:14:01 +090023 writel(1, SG_ETPHYPSHUT);
24 writel(1, SG_ETPHYCNT);
25
26 udelay(1); /* wait for regulator level 1.1V -> 2.5V */
27
28 writel(3, SG_ETPHYCNT);
29 writel(3, SG_ETPHYPSHUT);
30 writel(7, SG_ETPHYCNT);
31 }
Masahiro Yamada77857e22016-10-27 23:47:05 +090032
Masahiro Yamadab3b1bb72017-02-17 16:17:22 +090033 /* TODO: use "mmc-pwrseq-emmc" */
34 writel(1, SDCTRL_EMMC_HW_RESET);
35
Masahiro Yamada77857e22016-10-27 23:47:05 +090036#ifdef CONFIG_USB_EHCI
37 {
38 /* FIXME: the current clk driver can not handle parents */
39 u32 tmp;
40 tmp = readl(SC_CLKCTRL4);
41 tmp |= SC_CLKCTRL4_MIO | SC_CLKCTRL4_STDMAC;
42 writel(tmp, SC_CLKCTRL4);
43 }
44#endif
Masahiro Yamada8bbbcbd2016-05-24 21:14:01 +090045}