vishnupatekar | 91bce9c | 2015-11-29 01:07:21 +0800 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2015 Vishnu Patekar <vishnupatekar0510@gmail.com> |
| 3 | * |
| 4 | * X-Powers AXP818 Power Management IC driver |
| 5 | * |
| 6 | * SPDX-License-Identifier: GPL-2.0+ |
| 7 | */ |
| 8 | |
| 9 | #define AXP818_CHIP_ID 0x03 |
| 10 | |
| 11 | #define AXP818_OUTPUT_CTRL1 0x10 |
| 12 | #define AXP818_OUTPUT_CTRL1_DCDC1_EN (1 << 0) |
| 13 | #define AXP818_OUTPUT_CTRL1_DCDC2_EN (1 << 1) |
| 14 | #define AXP818_OUTPUT_CTRL1_DCDC3_EN (1 << 2) |
| 15 | #define AXP818_OUTPUT_CTRL1_DCDC4_EN (1 << 3) |
| 16 | #define AXP818_OUTPUT_CTRL1_DCDC5_EN (1 << 4) |
| 17 | #define AXP818_OUTPUT_CTRL1_DCDC6_EN (1 << 5) |
| 18 | #define AXP818_OUTPUT_CTRL1_DCDC7_EN (1 << 6) |
| 19 | #define AXP818_OUTPUT_CTRL2 0x12 |
| 20 | #define AXP818_OUTPUT_CTRL2_ELDO1_EN (1 << 0) |
| 21 | #define AXP818_OUTPUT_CTRL2_ELDO2_EN (1 << 1) |
| 22 | #define AXP818_OUTPUT_CTRL2_ELDO3_EN (1 << 2) |
| 23 | #define AXP818_OUTPUT_CTRL2_DLDO1_EN (1 << 3) |
| 24 | #define AXP818_OUTPUT_CTRL2_DLDO2_EN (1 << 4) |
| 25 | #define AXP818_OUTPUT_CTRL2_DLDO3_EN (1 << 5) |
| 26 | #define AXP818_OUTPUT_CTRL2_DLDO4_EN (1 << 6) |
Chen-Yu Tsai | 0e3efd3 | 2016-05-02 10:28:12 +0800 | [diff] [blame] | 27 | #define AXP818_OUTPUT_CTRL2_SW_EN (1 << 7) |
vishnupatekar | 91bce9c | 2015-11-29 01:07:21 +0800 | [diff] [blame] | 28 | #define AXP818_OUTPUT_CTRL3 0x13 |
| 29 | #define AXP818_OUTPUT_CTRL3_FLDO1_EN (1 << 2) |
| 30 | #define AXP818_OUTPUT_CTRL3_FLDO2_EN (1 << 3) |
| 31 | #define AXP818_OUTPUT_CTRL3_FLDO3_EN (1 << 4) |
| 32 | #define AXP818_OUTPUT_CTRL3_ALDO1_EN (1 << 5) |
| 33 | #define AXP818_OUTPUT_CTRL3_ALDO2_EN (1 << 6) |
| 34 | #define AXP818_OUTPUT_CTRL3_ALDO3_EN (1 << 7) |
| 35 | |
vishnupatekar | 91bce9c | 2015-11-29 01:07:21 +0800 | [diff] [blame] | 36 | #define AXP818_DLDO1_CTRL 0x15 |
| 37 | #define AXP818_DLDO2_CTRL 0x16 |
| 38 | #define AXP818_DLDO3_CTRL 0x17 |
| 39 | #define AXP818_DLDO4_CTRL 0x18 |
| 40 | #define AXP818_ELDO1_CTRL 0x19 |
| 41 | #define AXP818_ELDO2_CTRL 0x1a |
| 42 | #define AXP818_ELDO3_CTRL 0x1b |
vishnupatekar | 91bce9c | 2015-11-29 01:07:21 +0800 | [diff] [blame] | 43 | #define AXP818_FLDO1_CTRL 0x1c |
| 44 | #define AXP818_FLDO2_3_CTRL 0x1d |
Chen-Yu Tsai | d028fba | 2016-03-30 00:26:48 +0800 | [diff] [blame] | 45 | #define AXP818_FLDO2_3_CTRL_FLDO3_VOL (1 << 4) |
vishnupatekar | 91bce9c | 2015-11-29 01:07:21 +0800 | [diff] [blame] | 46 | #define AXP818_DCDC1_CTRL 0x20 |
| 47 | #define AXP818_DCDC2_CTRL 0x21 |
| 48 | #define AXP818_DCDC3_CTRL 0x22 |
| 49 | #define AXP818_DCDC4_CTRL 0x23 |
| 50 | #define AXP818_DCDC5_CTRL 0x24 |
| 51 | #define AXP818_DCDC6_CTRL 0x25 |
| 52 | #define AXP818_DCDC7_CTRL 0x26 |
| 53 | |
| 54 | #define AXP818_ALDO1_CTRL 0x28 |
| 55 | #define AXP818_ALDO2_CTRL 0x29 |
| 56 | #define AXP818_ALDO3_CTRL 0x2a |
| 57 | |
Chen-Yu Tsai | 45f192c | 2016-05-02 10:28:14 +0800 | [diff] [blame] | 58 | #define AXP818_SHUTDOWN 0x32 |
| 59 | #define AXP818_SHUTDOWN_POWEROFF (1 << 7) |
| 60 | |
vishnupatekar | 91bce9c | 2015-11-29 01:07:21 +0800 | [diff] [blame] | 61 | /* For axp_gpio.c */ |
| 62 | #define AXP_POWER_STATUS 0x00 |
Chen-Yu Tsai | 96234f7 | 2016-03-30 00:26:57 +0800 | [diff] [blame] | 63 | #define AXP_POWER_STATUS_VBUS_PRESENT (1 << 5) |
| 64 | #define AXP_VBUS_IPSOUT 0x30 |
| 65 | #define AXP_VBUS_IPSOUT_DRIVEBUS (1 << 2) |
| 66 | #define AXP_MISC_CTRL 0x8f |
| 67 | #define AXP_MISC_CTRL_N_VBUSEN_FUNC (1 << 4) |
vishnupatekar | 91bce9c | 2015-11-29 01:07:21 +0800 | [diff] [blame] | 68 | #define AXP_GPIO0_CTRL 0x90 |
| 69 | #define AXP_GPIO1_CTRL 0x92 |
| 70 | #define AXP_GPIO_CTRL_OUTPUT_LOW 0x00 /* Drive pin low */ |
| 71 | #define AXP_GPIO_CTRL_OUTPUT_HIGH 0x01 /* Drive pin high */ |
| 72 | #define AXP_GPIO_CTRL_INPUT 0x02 /* Input */ |
| 73 | #define AXP_GPIO_STATE 0x94 |
| 74 | #define AXP_GPIO_STATE_OFFSET 0 |