blob: 4ad62b43f8c962955aad99eae9192449d44a2324 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Mingkai Hud2396512016-09-07 18:47:28 +08002/*
3 * Copyright 2016 Freescale Semiconductor
Pankit Gargb45d6ce2019-05-30 12:04:14 +00004 * Copyright 2019 NXP
Mingkai Hud2396512016-09-07 18:47:28 +08005 */
6
7#ifndef __LS1046ARDB_H__
8#define __LS1046ARDB_H__
9
10#include "ls1046a_common.h"
11
Mingkai Hud2396512016-09-07 18:47:28 +080012#define CONFIG_LAYERSCAPE_NS_ACCESS
Mingkai Hud2396512016-09-07 18:47:28 +080013
Mingkai Hud2396512016-09-07 18:47:28 +080014/* Physical Memory Map */
Mingkai Hud2396512016-09-07 18:47:28 +080015
Mingkai Hud2396512016-09-07 18:47:28 +080016#define SPD_EEPROM_ADDRESS 0x51
17#define CONFIG_SYS_SPD_BUS_NUM 0
18
Mingkai Hud2396512016-09-07 18:47:28 +080019#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
Mingkai Hud2396512016-09-07 18:47:28 +080020
Tom Rini9ff815a2021-08-24 23:11:49 -040021#if defined(CONFIG_QSPI_BOOT)
York Sun3e512d82018-06-26 14:48:29 -070022#define CONFIG_SYS_UBOOT_BASE 0x40100000
Mingkai Hud2396512016-09-07 18:47:28 +080023#endif
24
Mingkai Hud2396512016-09-07 18:47:28 +080025#define CONFIG_SYS_NAND_BASE 0x7e800000
26#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
27
28#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
29#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
30 | CSPR_PORT_SIZE_8 \
31 | CSPR_MSEL_NAND \
32 | CSPR_V)
33#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
34#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
35 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
36 | CSOR_NAND_ECC_MODE_8 /* 8-bit ECC */ \
37 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
38 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
39 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
40 | CSOR_NAND_PB(64)) /* 64 Pages Per Block */
41
Mingkai Hud2396512016-09-07 18:47:28 +080042#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \
43 FTIM0_NAND_TWP(0x18) | \
44 FTIM0_NAND_TWCHT(0x7) | \
45 FTIM0_NAND_TWH(0xa))
46#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
47 FTIM1_NAND_TWBE(0x39) | \
48 FTIM1_NAND_TRR(0xe) | \
49 FTIM1_NAND_TRP(0x18))
50#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \
51 FTIM2_NAND_TREH(0xa) | \
52 FTIM2_NAND_TWHRE(0x1e))
53#define CONFIG_SYS_NAND_FTIM3 0x0
54
55#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
56#define CONFIG_SYS_MAX_NAND_DEVICE 1
57#define CONFIG_MTD_NAND_VERIFY_WRITE
Mingkai Hud2396512016-09-07 18:47:28 +080058
Mingkai Hud2396512016-09-07 18:47:28 +080059/*
60 * CPLD
61 */
62#define CONFIG_SYS_CPLD_BASE 0x7fb00000
63#define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
64
65#define CONFIG_SYS_CPLD_CSPR_EXT (0x0)
66#define CONFIG_SYS_CPLD_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
67 CSPR_PORT_SIZE_8 | \
68 CSPR_MSEL_GPCM | \
69 CSPR_V)
70#define CONFIG_SYS_CPLD_AMASK IFC_AMASK(64 * 1024)
71#define CONFIG_SYS_CPLD_CSOR CSOR_NOR_ADM_SHIFT(16)
72
73/* CPLD Timing parameters for IFC GPCM */
74#define CONFIG_SYS_CPLD_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
75 FTIM0_GPCM_TEADC(0x0e) | \
76 FTIM0_GPCM_TEAHC(0x0e))
77#define CONFIG_SYS_CPLD_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
78 FTIM1_GPCM_TRAD(0x3f))
79#define CONFIG_SYS_CPLD_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
80 FTIM2_GPCM_TCH(0xf) | \
81 FTIM2_GPCM_TWP(0x3E))
82#define CONFIG_SYS_CPLD_FTIM3 0x0
83
84/* IFC Timing Params */
85#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
86#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
87#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
88#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
89#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
90#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
91#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
92#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
93
94#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_CPLD_CSPR_EXT
95#define CONFIG_SYS_CSPR2 CONFIG_SYS_CPLD_CSPR
96#define CONFIG_SYS_AMASK2 CONFIG_SYS_CPLD_AMASK
97#define CONFIG_SYS_CSOR2 CONFIG_SYS_CPLD_CSOR
98#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_CPLD_FTIM0
99#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_CPLD_FTIM1
100#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_CPLD_FTIM2
101#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_CPLD_FTIM3
102
103/* EEPROM */
Mingkai Hud2396512016-09-07 18:47:28 +0800104#define CONFIG_SYS_I2C_EEPROM_NXID
105#define CONFIG_SYS_EEPROM_BUS_NUM 0
Mingkai Hud2396512016-09-07 18:47:28 +0800106#define I2C_RETIMER_ADDR 0x18
107
Hou Zhiqiang67b6d0a2016-12-09 16:09:01 +0800108/* PMIC */
Hou Zhiqiang67b6d0a2016-12-09 16:09:01 +0800109
Mingkai Hud2396512016-09-07 18:47:28 +0800110/*
111 * Environment
112 */
Pankit Gargb45d6ce2019-05-30 12:04:14 +0000113#define CONFIG_SYS_FSL_QSPI_BASE 0x40000000
Mingkai Hud2396512016-09-07 18:47:28 +0800114
York Sun624b6572017-04-25 08:39:51 -0700115#define AQR105_IRQ_MASK 0x80000000
Mingkai Hud2396512016-09-07 18:47:28 +0800116/* FMan */
Sumit Gargc064fc72017-03-30 09:53:13 +0530117#ifndef SPL_NO_FMAN
York Sun624b6572017-04-25 08:39:51 -0700118#ifdef CONFIG_SYS_DPAA_FMAN
Mingkai Hud2396512016-09-07 18:47:28 +0800119#define RGMII_PHY1_ADDR 0x1
120#define RGMII_PHY2_ADDR 0x2
121
122#define SGMII_PHY1_ADDR 0x3
123#define SGMII_PHY2_ADDR 0x4
124
125#define FM1_10GEC1_PHY_ADDR 0x0
126
Prabhakar Kushwahaa5122612017-11-23 16:51:48 +0530127#define FDT_SEQ_MACADDR_FROM_ENV
Mingkai Hud2396512016-09-07 18:47:28 +0800128#endif
York Sun624b6572017-04-25 08:39:51 -0700129
Sumit Gargc064fc72017-03-30 09:53:13 +0530130#endif
Mingkai Hud2396512016-09-07 18:47:28 +0800131
Sumit Gargc064fc72017-03-30 09:53:13 +0530132#ifndef SPL_NO_MISC
Rajesh Bhagatcb6153b2018-11-05 18:02:36 +0000133#ifdef CONFIG_TFABOOT
134#define QSPI_NOR_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; " \
135 "env exists secureboot && esbc_halt;;"
136#define SD_BOOTCOMMAND "run distro_bootcmd;run sd_bootcmd; " \
137 "env exists secureboot && esbc_halt;"
Sumit Gargc064fc72017-03-30 09:53:13 +0530138#endif
Rajesh Bhagatcb6153b2018-11-05 18:02:36 +0000139#endif
Mingkai Hud2396512016-09-07 18:47:28 +0800140
Vinitha Pillai-B57223a47072e2017-03-23 13:48:18 +0530141#include <asm/fsl_secure_boot.h>
142
Mingkai Hud2396512016-09-07 18:47:28 +0800143#endif /* __LS1046ARDB_H__ */