blob: e39fee0db23d8c565368ce85d71a33293b6b5360 [file] [log] [blame]
Nobuhiro Iwamatsu020d0412012-01-12 11:12:28 +09001/*
2 * Configuation settings for the Renesas Solutions r0p7734 board
3 *
4 * Copyright (C) 2010, 2011 Nobuhiro Iwamatsu <nobuhiro.iwamatsu.yj@renesas.com>
5 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02006 * SPDX-License-Identifier: GPL-2.0+
Nobuhiro Iwamatsu020d0412012-01-12 11:12:28 +09007 */
8
9#ifndef __R0P7734_H
10#define __R0P7734_H
11
Nobuhiro Iwamatsu020d0412012-01-12 11:12:28 +090012#define CONFIG_CPU_SH7734 1
13#define CONFIG_R0P7734 1
14#define CONFIG_400MHZ_MODE 1
15/* #define CONFIG_533MHZ_MODE 1 */
16
17#define CONFIG_SYS_TEXT_BASE 0x8FFC0000
18
Vladimir Zapolskiy5e72b842016-11-28 00:15:30 +020019#define CONFIG_DISPLAY_BOARDINFO
Nobuhiro Iwamatsu020d0412012-01-12 11:12:28 +090020#undef CONFIG_SHOW_BOOT_PROGRESS
21
22/* Ether */
23#define CONFIG_SH_ETHER 1
24#define CONFIG_SH_ETHER_USE_PORT (0)
25#define CONFIG_SH_ETHER_PHY_ADDR (0x0)
Nobuhiro Iwamatsu020d0412012-01-12 11:12:28 +090026#define CONFIG_PHY_SMSC 1
27#define CONFIG_BITBANGMII
28#define CONFIG_BITBANGMII_MULTI
Nobuhiro Iwamatsu32f900e2012-05-16 10:23:21 +090029#define CONFIG_SH_ETHER_SH7734_MII (0x00) /* MII */
30#define CONFIG_SH_ETHER_PHY_MODE PHY_INTERFACE_MODE_MII
Nobuhiro Iwamatsu020d0412012-01-12 11:12:28 +090031#ifndef CONFIG_SH_ETHER
32# define CONFIG_SMC911X
33# define CONFIG_SMC911X_16_BIT
34# define CONFIG_SMC911X_BASE (0x84000000)
35#endif
36
Nobuhiro Iwamatsu020d0412012-01-12 11:12:28 +090037/* undef to save memory */
38#define CONFIG_SYS_LONGHELP
39/* Monitor Command Prompt */
Nobuhiro Iwamatsu020d0412012-01-12 11:12:28 +090040/* Buffer size for input from the Console */
41#define CONFIG_SYS_CBSIZE 256
42/* Buffer size for Console output */
43#define CONFIG_SYS_PBSIZE 256
44/* max args accepted for monitor commands */
45#define CONFIG_SYS_MAXARGS 16
46/* Buffer size for Boot Arguments passed to kernel */
47#define CONFIG_SYS_BARGSIZE 512
48/* List of legal baudrate settings for this board */
49#define CONFIG_SYS_BAUDRATE_TABLE { 115200 }
50
51/* SCIF */
Nobuhiro Iwamatsu020d0412012-01-12 11:12:28 +090052#define CONFIG_SCIF 1
53#define CONFIG_CONS_SCIF3 1
54
55/* Suppress display of console information at boot */
Nobuhiro Iwamatsu020d0412012-01-12 11:12:28 +090056
57/* SDRAM */
58#define CONFIG_SYS_SDRAM_BASE (0x88000000)
59#define CONFIG_SYS_SDRAM_SIZE (128 * 1024 * 1024)
60#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 16 * 1024 * 1024)
61
62#define CONFIG_SYS_MEMTEST_START (CONFIG_SYS_SDRAM_BASE)
63#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + 100 * 1024 * 1024)
64/* Enable alternate, more extensive, memory test */
65#undef CONFIG_SYS_ALT_MEMTEST
66/* Scratch address used by the alternate memory test */
67#undef CONFIG_SYS_MEMTEST_SCRATCH
68
69/* Enable temporary baudrate change while serial download */
70#undef CONFIG_SYS_LOADS_BAUD_CHANGE
71
72/* FLASH */
73#define CONFIG_FLASH_CFI_DRIVER 1
74#define CONFIG_SYS_FLASH_CFI
75#undef CONFIG_SYS_FLASH_QUIET_TEST
76#define CONFIG_SYS_FLASH_EMPTY_INFO
77#define CONFIG_SYS_FLASH_BASE (0xA0000000)
78#define CONFIG_SYS_MAX_FLASH_SECT 512
79
80/* if you use all NOR Flash , you change dip-switch. Please see Manual. */
81#define CONFIG_SYS_MAX_FLASH_BANKS 1
82#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
83
84/* Timeout for Flash erase operations (in ms) */
85#define CONFIG_SYS_FLASH_ERASE_TOUT (3 * 1000)
86/* Timeout for Flash write operations (in ms) */
87#define CONFIG_SYS_FLASH_WRITE_TOUT (3 * 1000)
88/* Timeout for Flash set sector lock bit operations (in ms) */
89#define CONFIG_SYS_FLASH_LOCK_TOUT (3 * 1000)
90/* Timeout for Flash clear lock bit operations (in ms) */
91#define CONFIG_SYS_FLASH_UNLOCK_TOUT (3 * 1000)
92
93/*
94 * Use hardware flash sectors protection instead
95 * of U-Boot software protection
96 */
97#undef CONFIG_SYS_FLASH_PROTECTION
98#undef CONFIG_SYS_DIRECT_FLASH_TFTP
99
100/* Address of u-boot image in Flash (NOT run time address in SDRAM) ?!? */
101#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE)
102/* Monitor size */
103#define CONFIG_SYS_MONITOR_LEN (256 * 1024)
104/* Size of DRAM reserved for malloc() use */
105#define CONFIG_SYS_MALLOC_LEN (256 * 1024)
Nobuhiro Iwamatsu020d0412012-01-12 11:12:28 +0900106#define CONFIG_SYS_BOOTMAPSZ (8 * 1024 * 1024)
107
108/* ENV setting */
Nobuhiro Iwamatsu020d0412012-01-12 11:12:28 +0900109#define CONFIG_ENV_OVERWRITE 1
110#define CONFIG_ENV_SECT_SIZE (128 * 1024)
111#define CONFIG_ENV_SIZE (CONFIG_ENV_SECT_SIZE)
112#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + CONFIG_SYS_MONITOR_LEN)
113/* Offset of env Flash sector relative to CONFIG_SYS_FLASH_BASE */
114#define CONFIG_ENV_OFFSET (CONFIG_ENV_ADDR - CONFIG_SYS_FLASH_BASE)
115#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SECT_SIZE)
116
117/* Board Clock */
118#if defined(CONFIG_400MHZ_MODE)
119#define CONFIG_SYS_CLK_FREQ 50000000
120#else
121#define CONFIG_SYS_CLK_FREQ 44444444
122#endif
Nobuhiro Iwamatsue6984492013-08-21 16:11:21 +0900123#define CONFIG_SH_TMU_CLK_FREQ CONFIG_SYS_CLK_FREQ
124#define CONFIG_SH_SCIF_CLK_FREQ CONFIG_SYS_CLK_FREQ
Nobuhiro Iwamatsu020d0412012-01-12 11:12:28 +0900125#define CONFIG_SYS_TMU_CLK_DIV 4
Nobuhiro Iwamatsu020d0412012-01-12 11:12:28 +0900126
127#endif /* __R0P7734_H */