wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2003 |
| 3 | * Denis Peter d.peter@mpl.ch |
| 4 | * |
Wolfgang Denk | d79de1d | 2013-07-08 09:37:19 +0200 | [diff] [blame] | 5 | * SPDX-License-Identifier: GPL-2.0+ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 6 | */ |
| 7 | |
| 8 | /* |
| 9 | * File: PATI.h |
| 10 | */ |
| 11 | |
| 12 | #ifndef __CONFIG_H |
| 13 | #define __CONFIG_H |
| 14 | |
| 15 | /* |
| 16 | * High Level Configuration Options |
| 17 | */ |
| 18 | |
| 19 | #define CONFIG_MPC555 1 /* This is an MPC555 CPU */ |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 20 | #define CONFIG_PATI 1 /* ...On a PATI board */ |
Wolfgang Denk | 291ba1b | 2010-10-06 09:05:45 +0200 | [diff] [blame] | 21 | |
| 22 | #define CONFIG_SYS_TEXT_BASE 0xFFF00000 |
| 23 | |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 24 | /* Serial Console Configuration */ |
| 25 | #define CONFIG_5xx_CONS_SCI1 |
| 26 | #undef CONFIG_5xx_CONS_SCI2 |
| 27 | |
| 28 | #define CONFIG_BAUDRATE 9600 |
| 29 | |
Jon Loeliger | cc1f0bb | 2007-07-08 14:49:44 -0500 | [diff] [blame] | 30 | /* |
Jon Loeliger | beb9ff4 | 2007-07-10 09:22:23 -0500 | [diff] [blame] | 31 | * BOOTP options |
| 32 | */ |
| 33 | #define CONFIG_BOOTP_BOOTFILESIZE |
| 34 | #define CONFIG_BOOTP_BOOTPATH |
| 35 | #define CONFIG_BOOTP_GATEWAY |
| 36 | #define CONFIG_BOOTP_HOSTNAME |
| 37 | |
Jon Loeliger | beb9ff4 | 2007-07-10 09:22:23 -0500 | [diff] [blame] | 38 | /* |
Jon Loeliger | cc1f0bb | 2007-07-08 14:49:44 -0500 | [diff] [blame] | 39 | * Command line configuration. |
| 40 | */ |
Jon Loeliger | cc1f0bb | 2007-07-08 14:49:44 -0500 | [diff] [blame] | 41 | #define CONFIG_CMD_REGINFO |
Jon Loeliger | cc1f0bb | 2007-07-08 14:49:44 -0500 | [diff] [blame] | 42 | #define CONFIG_CMD_REGINFO |
Jon Loeliger | cc1f0bb | 2007-07-08 14:49:44 -0500 | [diff] [blame] | 43 | #define CONFIG_CMD_BSP |
Jon Loeliger | cc1f0bb | 2007-07-08 14:49:44 -0500 | [diff] [blame] | 44 | #define CONFIG_CMD_EEPROM |
| 45 | #define CONFIG_CMD_IRQ |
Jon Loeliger | cc1f0bb | 2007-07-08 14:49:44 -0500 | [diff] [blame] | 46 | |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 47 | #if 0 |
| 48 | #define CONFIG_BOOTDELAY -1 /* autoboot disabled */ |
| 49 | #else |
| 50 | #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */ |
| 51 | #endif |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 52 | #define CONFIG_BOOTCOMMAND "" /* autoboot command */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 53 | |
| 54 | #define CONFIG_BOOTARGS "" /* */ |
| 55 | |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 56 | #define CONFIG_WATCHDOG /* turn on platform specific watchdog */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 57 | |
wdenk | 5da7f2f | 2004-01-03 00:43:19 +0000 | [diff] [blame] | 58 | /*#define CONFIG_STATUS_LED 1 */ /* Enable status led */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 59 | |
| 60 | #define CONFIG_LOADS_ECHO 1 /* Echo on for serial download */ |
| 61 | |
| 62 | /* |
| 63 | * Miscellaneous configurable options |
| 64 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 65 | #define CONFIG_SYS_CONSOLE_IS_IN_ENV /* stdin, stdout and stderr are in evironment */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 66 | #define CONFIG_PREBOOT |
| 67 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 68 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
Jon Loeliger | cc1f0bb | 2007-07-08 14:49:44 -0500 | [diff] [blame] | 69 | #if defined(CONFIG_CMD_KGDB) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 70 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 71 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 72 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 73 | #endif |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 74 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
| 75 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ |
| 76 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 77 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 78 | #define CONFIG_SYS_MEMTEST_START 0x00010000 /* memtest works on */ |
| 79 | #define CONFIG_SYS_MEMTEST_END 0x00A00000 /* 10 MB in SRAM */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 80 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 81 | #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 82 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 83 | #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 1250000 } |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 84 | |
David Müller (ELSOFT AG) | a58fc8e | 2014-09-30 13:23:54 +0200 | [diff] [blame] | 85 | #define CONFIG_BOARD_EARLY_INIT_F |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 86 | |
| 87 | /*********************************************************************** |
| 88 | * Last Stage Init |
| 89 | ***********************************************************************/ |
| 90 | #define CONFIG_LAST_STAGE_INIT |
| 91 | |
| 92 | /* |
| 93 | * Low Level Configuration Settings |
| 94 | */ |
| 95 | |
| 96 | /* |
| 97 | * Internal Memory Mapped (This is not the IMMR content) |
| 98 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 99 | #define CONFIG_SYS_IMMR 0x01C00000 /* Physical start adress of internal memory map */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 100 | |
| 101 | /* |
| 102 | * Definitions for initial stack pointer and data area |
| 103 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 104 | #define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_IMMR + 0x003f9800) /* Physical start adress of internal MPC555 writable RAM */ |
Wolfgang Denk | 1c2e98e | 2010-10-26 13:32:32 +0200 | [diff] [blame] | 105 | #define CONFIG_SYS_INIT_RAM_SIZE (CONFIG_SYS_IMMR + 0x003fffff) /* Physical end adress of internal MPC555 used RAM area */ |
Wolfgang Denk | 0191e47 | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 106 | #define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - CONFIG_SYS_INIT_RAM_ADDR) - GENERATED_GBL_DATA_SIZE) /* Offset from the beginning of ram */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 107 | #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_IMMR + 0x03fa000) /* Physical start adress of inital stack */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 108 | /* |
| 109 | * Start addresses for the final memory configuration |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 110 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 111 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 112 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 /* Monitor won't change memory map */ |
| 113 | #define CONFIG_SYS_FLASH_BASE 0xffC00000 /* External flash */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 114 | #define PCI_BASE 0x03000000 /* PCI Base (CS2) */ |
| 115 | #define PCI_CONFIG_BASE 0x04000000 /* PCI & PLD (CS3) */ |
| 116 | #define PLD_CONFIG_BASE 0x04001000 /* PLD (CS3) */ |
| 117 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 118 | #define CONFIG_SYS_MONITOR_BASE 0xFFF00000 |
Wolfgang Denk | 0708bc6 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 119 | /* CONFIG_SYS_FLASH_BASE */ /* CONFIG_SYS_TEXT_BASE is defined in the board config.mk file. */ |
Wolfgang Denk | a1be476 | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 120 | /* This adress is given to the linker with -Ttext to */ |
| 121 | /* locate the text section at this adress. */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 122 | #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 192 kB for Monitor */ |
| 123 | #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 124 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 125 | #define CONFIG_SYS_RESET_ADDRESS (PLD_CONFIG_BASE + 0x10) /* Adress which causes reset */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 126 | |
| 127 | /* |
| 128 | * For booting Linux, the board info and command line data |
| 129 | * have to be in the first 8 MB of memory, since this is |
| 130 | * the maximum mapped by the Linux kernel during initialization. |
| 131 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 132 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 133 | |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 134 | /*----------------------------------------------------------------------- |
| 135 | * FLASH organization |
| 136 | *----------------------------------------------------------------------- |
| 137 | * |
| 138 | */ |
| 139 | |
David Müller | 379f3b7 | 2011-12-22 13:38:22 +0100 | [diff] [blame] | 140 | #define CONFIG_SYS_FLASH_PROTECTION |
| 141 | #define CONFIG_SYS_FLASH_EMPTY_INFO |
| 142 | |
| 143 | #define CONFIG_SYS_FLASH_CFI |
| 144 | #define CONFIG_FLASH_CFI_DRIVER |
| 145 | |
| 146 | #define CONFIG_FLASH_SHOW_PROGRESS 45 |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 147 | |
David Müller | 379f3b7 | 2011-12-22 13:38:22 +0100 | [diff] [blame] | 148 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 |
| 149 | #define CONFIG_SYS_MAX_FLASH_SECT 128 |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 150 | |
Jean-Christophe PLAGNIOL-VILLARD | e46af64 | 2008-09-05 09:19:30 +0200 | [diff] [blame] | 151 | #define CONFIG_ENV_IS_IN_EEPROM |
| 152 | #ifdef CONFIG_ENV_IS_IN_EEPROM |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 153 | #define CONFIG_ENV_OFFSET 0 |
| 154 | #define CONFIG_ENV_SIZE 2048 |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 155 | #endif |
| 156 | |
Jean-Christophe PLAGNIOL-VILLARD | 53db4cd | 2008-09-10 22:48:04 +0200 | [diff] [blame] | 157 | #undef CONFIG_ENV_IS_IN_FLASH |
| 158 | #ifdef CONFIG_ENV_IS_IN_FLASH |
Jean-Christophe PLAGNIOL-VILLARD | 7e1cda6 | 2008-09-10 22:48:06 +0200 | [diff] [blame] | 159 | #define CONFIG_ENV_SIZE 0x00002000 /* Set whole sector as env */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 160 | #define CONFIG_ENV_OFFSET ((0 - CONFIG_SYS_FLASH_BASE) - CONFIG_ENV_SIZE) /* Environment starts at this adress */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 161 | #endif |
| 162 | |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 163 | #define CONFIG_SPI 1 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 164 | #define CONFIG_SYS_SPI_CS_USED 0x09 /* CS0 and CS3 are used */ |
| 165 | #define CONFIG_SYS_SPI_CS_BASE 0x08 /* CS3 is active low */ |
| 166 | #define CONFIG_SYS_SPI_CS_ACT 0x00 /* CS3 is active low */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 167 | /*----------------------------------------------------------------------- |
| 168 | * SYPCR - System Protection Control |
| 169 | * SYPCR can only be written once after reset! |
| 170 | *----------------------------------------------------------------------- |
| 171 | * SW Watchdog freeze |
| 172 | */ |
| 173 | #undef CONFIG_WATCHDOG |
| 174 | #if defined(CONFIG_WATCHDOG) |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 175 | #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 176 | SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP) |
| 177 | #else |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 178 | #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 179 | SYPCR_SWP) |
| 180 | #endif /* CONFIG_WATCHDOG */ |
| 181 | |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 182 | /*----------------------------------------------------------------------- |
| 183 | * TBSCR - Time Base Status and Control |
| 184 | *----------------------------------------------------------------------- |
| 185 | * Clear Reference Interrupt Status, Timebase freezing enabled |
| 186 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 187 | #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF) |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 188 | |
| 189 | /*----------------------------------------------------------------------- |
| 190 | * PISCR - Periodic Interrupt Status and Control |
| 191 | *----------------------------------------------------------------------- |
| 192 | * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled |
| 193 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 194 | #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF) |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 195 | |
| 196 | /*----------------------------------------------------------------------- |
| 197 | * SCCR - System Clock and reset Control Register |
| 198 | *----------------------------------------------------------------------- |
| 199 | * Set clock output, timebase and RTC source and divider, |
| 200 | * power management and some other internal clocks |
| 201 | */ |
| 202 | #define SCCR_MASK SCCR_EBDF00 |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 203 | #define CONFIG_SYS_SCCR (SCCR_TBS | SCCR_RTDIV | SCCR_RTSEL | \ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 204 | SCCR_COM01 | SCCR_DFNL000 | SCCR_DFNH000) |
| 205 | |
| 206 | /*----------------------------------------------------------------------- |
| 207 | * SIUMCR - SIU Module Configuration |
| 208 | *----------------------------------------------------------------------- |
| 209 | * Data show cycle |
| 210 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 211 | #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_EARB | SIUMCR_GPC01 | SIUMCR_MLRC11) /* Disable data show cycle */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 212 | |
| 213 | /*----------------------------------------------------------------------- |
| 214 | * PLPRCR - PLL, Low-Power, and Reset Control Register |
| 215 | *----------------------------------------------------------------------- |
| 216 | * Set all bits to 40 Mhz |
| 217 | * |
| 218 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 219 | #define CONFIG_SYS_OSC_CLK ((uint)4000000) /* Oscillator clock is 4MHz */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 220 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 221 | #define CONFIG_SYS_PLPRCR (PLPRCR_MF_9 | PLPRCR_DIVF_0) |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 222 | |
| 223 | /*----------------------------------------------------------------------- |
| 224 | * UMCR - UIMB Module Configuration Register |
| 225 | *----------------------------------------------------------------------- |
| 226 | * |
| 227 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 228 | #define CONFIG_SYS_UMCR (UMCR_FSPEED) /* IMB clock same as U-bus */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 229 | |
| 230 | /*----------------------------------------------------------------------- |
| 231 | * ICTRL - I-Bus Support Control Register |
| 232 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 233 | #define CONFIG_SYS_ICTRL (ICTRL_ISCT_SER_7) /* Take out of serialized mode */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 234 | |
| 235 | /*----------------------------------------------------------------------- |
| 236 | * USIU - Memory Controller Register |
| 237 | *----------------------------------------------------------------------- |
| 238 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 239 | #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | BR_V | BR_BI | BR_PS_16 | BR_SETA) |
| 240 | #define CONFIG_SYS_OR0_PRELIM (0xffc00000) /* SCY is not used if external TA is set */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 241 | /* SDRAM */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 242 | #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_SDRAM_BASE | BR_V | BR_BI | BR_PS_32 | BR_SETA) |
| 243 | #define CONFIG_SYS_OR1_PRELIM (OR_ADDR_MK_FF) /* SCY is not used if external TA is set */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 244 | /* PCI */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 245 | #define CONFIG_SYS_BR2_PRELIM (PCI_BASE | BR_V | BR_PS_32 | BR_SETA) |
| 246 | #define CONFIG_SYS_OR2_PRELIM (OR_ADDR_MK_FF) |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 247 | /* config registers: */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 248 | #define CONFIG_SYS_BR3_PRELIM (PCI_CONFIG_BASE | BR_V | BR_BI | BR_PS_32 | BR_SETA) |
| 249 | #define CONFIG_SYS_OR3_PRELIM (0xffff0000) |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 250 | |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 251 | #define FLASH_BASE0_PRELIM CONFIG_SYS_FLASH_BASE /* We don't realign the flash */ |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 252 | |
| 253 | /*----------------------------------------------------------------------- |
| 254 | * DER - Timer Decrementer |
| 255 | *----------------------------------------------------------------------- |
| 256 | * Initialise to zero |
| 257 | */ |
Jean-Christophe PLAGNIOL-VILLARD | 0383694 | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 258 | #define CONFIG_SYS_DER 0x00000000 |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 259 | |
wdenk | bc01dd5 | 2004-01-02 16:05:07 +0000 | [diff] [blame] | 260 | #define VERSION_TAG "released" |
| 261 | #define CONFIG_ISO_STRING "MEV-10084-001" |
| 262 | |
| 263 | #define CONFIG_IDENT_STRING "\n(c) 2003 by MPL AG Switzerland, " CONFIG_ISO_STRING " " VERSION_TAG |
| 264 | |
| 265 | #endif /* __CONFIG_H */ |