blob: d0fe9dadfbe47c06ab50a92033f3b34238145d89 [file] [log] [blame]
wdenk00fe1612004-03-14 00:07:33 +00001/*
2 * (C) Copyright 2004 Paul Reynolds <PaulReynolds@lhsolutions.com>
3 *
Stefan Roese3e1f1b32005-08-01 16:49:12 +02004 * (C) Copyright 2005
5 * Stefan Roese, DENX Software Engineering, sr@denx.de.
6 *
wdenk00fe1612004-03-14 00:07:33 +00007 * See file CREDITS for list of people who contributed to this
8 * project.
9 *
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
14 *
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
19 *
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23 * MA 02111-1307 USA
24 */
25
26/************************************************************************
wdenkc35ba4e2004-03-14 22:25:36 +000027 * 1 March 2004 Travis B. Sawyer <tsawyer@sandburst.com>
wdenk00fe1612004-03-14 00:07:33 +000028 * Adapted to current Das U-Boot source
29 ***********************************************************************/
30
31
32/************************************************************************
Wolfgang Denk0ee70772005-09-23 11:05:55 +020033 * OCOTEA.h - configuration for AMCC 440GX Ref (Ocotea)
wdenk00fe1612004-03-14 00:07:33 +000034 ***********************************************************************/
35
36#ifndef __CONFIG_H
37#define __CONFIG_H
38
39/*-----------------------------------------------------------------------
40 * High Level Configuration Options
41 *----------------------------------------------------------------------*/
42#define CONFIG_OCOTEA 1 /* Board is ebony */
Stefan Roeseb30f2a12005-08-08 12:42:22 +020043#define CONFIG_440GX 1 /* Specifc GX support */
Grzegorz Bernacki837bc5b2007-06-15 11:19:28 +020044#define CONFIG_440 1 /* ... PPC440 family */
wdenk00fe1612004-03-14 00:07:33 +000045#define CONFIG_4xx 1 /* ... PPC4xx family */
46#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
wdenk00fe1612004-03-14 00:07:33 +000047#define CONFIG_SYS_CLK_FREQ 33333333 /* external freq to pll */
48
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020049#define CONFIG_SYS_TEXT_BASE 0xFFFC0000
50
Stefan Roesecfe58022008-06-06 15:55:21 +020051/*
52 * Include common defines/options for all AMCC eval boards
53 */
54#define CONFIG_HOSTNAME ocotea
55#include "amcc-common.h"
56
wdenk00fe1612004-03-14 00:07:33 +000057/*-----------------------------------------------------------------------
58 * Base addresses -- Note these are effective addresses where the
59 * actual resources get mapped (not physical addresses)
60 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020061#define CONFIG_SYS_FLASH_BASE 0xff800000 /* start of FLASH */
62#define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped pci memory */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020063#define CONFIG_SYS_ISRAM_BASE 0xc0000000 /* internal SRAM */
64#define CONFIG_SYS_PCI_BASE 0xd0000000 /* internal PCI regs */
wdenk00fe1612004-03-14 00:07:33 +000065
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020066#define CONFIG_SYS_FPGA_BASE (CONFIG_SYS_PERIPHERAL_BASE + 0x08300000)
67#define CONFIG_SYS_NVRAM_BASE_ADDR (CONFIG_SYS_PERIPHERAL_BASE + 0x08000000)
wdenk00fe1612004-03-14 00:07:33 +000068
69/*-----------------------------------------------------------------------
70 * Initial RAM & stack pointer (placed in internal SRAM)
71 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020072#define CONFIG_SYS_TEMP_STACK_OCM 1
73#define CONFIG_SYS_OCM_DATA_ADDR CONFIG_SYS_ISRAM_BASE
74#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_ISRAM_BASE /* Initial RAM address */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +020075#define CONFIG_SYS_INIT_RAM_SIZE 0x2000 /* Size of used area in RAM */
wdenk00fe1612004-03-14 00:07:33 +000076
Wolfgang Denk0191e472010-10-26 14:34:52 +020077#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Michael Zaidmanf969a682010-09-20 08:51:53 +020078#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 0x4)
wdenk00fe1612004-03-14 00:07:33 +000079
wdenk00fe1612004-03-14 00:07:33 +000080/*-----------------------------------------------------------------------
81 * Serial Port
82 *----------------------------------------------------------------------*/
Stefan Roese3ddce572010-09-20 16:05:31 +020083#define CONFIG_CONS_INDEX 1 /* Use UART0 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020084#define CONFIG_SYS_EXT_SERIAL_CLOCK (1843200 * 6) /* Ext clk @ 11.059 MHz */
wdenk00fe1612004-03-14 00:07:33 +000085
86/*-----------------------------------------------------------------------
Stefan Roese3e1f1b32005-08-01 16:49:12 +020087 * Environment
88 *----------------------------------------------------------------------*/
89/*
90 * Define here the location of the environment variables (FLASH or NVRAM).
91 * Note: DENX encourages to use redundant environment in FLASH. NVRAM is only
92 * supported for backward compatibility.
93 */
94#if 1
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +020095#define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
Stefan Roese3e1f1b32005-08-01 16:49:12 +020096#else
Jean-Christophe PLAGNIOL-VILLARDfdb79c32008-09-10 22:47:59 +020097#define CONFIG_ENV_IS_IN_NVRAM 1 /* use NVRAM for environment vars */
Stefan Roese3e1f1b32005-08-01 16:49:12 +020098#endif
99
100
101/*-----------------------------------------------------------------------
wdenk00fe1612004-03-14 00:07:33 +0000102 * NVRAM/RTC
103 *
104 * NOTE: Upper 8 bytes of NVRAM is where the RTC registers are located.
105 * The DS1743 code assumes this condition (i.e. -- it assumes the base
106 * address for the RTC registers is:
107 *
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200108 * CONFIG_SYS_NVRAM_BASE_ADDR + CONFIG_SYS_NVRAM_SIZE
wdenk00fe1612004-03-14 00:07:33 +0000109 *
110 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200111#define CONFIG_SYS_NVRAM_SIZE (0x2000 - 8) /* NVRAM size(8k)- RTC regs */
wdenk00fe1612004-03-14 00:07:33 +0000112#define CONFIG_RTC_DS174x 1 /* DS1743 RTC */
113
Jean-Christophe PLAGNIOL-VILLARDfdb79c32008-09-10 22:47:59 +0200114#ifdef CONFIG_ENV_IS_IN_NVRAM
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200115#define CONFIG_ENV_SIZE 0x1000 /* Size of Environment vars */
116#define CONFIG_ENV_ADDR \
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200117 (CONFIG_SYS_NVRAM_BASE_ADDR+CONFIG_SYS_NVRAM_SIZE-CONFIG_ENV_SIZE)
Jean-Christophe PLAGNIOL-VILLARDfdb79c32008-09-10 22:47:59 +0200118#endif /* CONFIG_ENV_IS_IN_NVRAM */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200119
wdenk00fe1612004-03-14 00:07:33 +0000120/*-----------------------------------------------------------------------
121 * FLASH related
122 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200123#define CONFIG_SYS_MAX_FLASH_BANKS 3 /* number of banks */
124#define CONFIG_SYS_MAX_FLASH_SECT 64 /* sectors per device */
wdenk00fe1612004-03-14 00:07:33 +0000125
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200126#undef CONFIG_SYS_FLASH_CHECKSUM
127#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
128#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
wdenk00fe1612004-03-14 00:07:33 +0000129
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200130#define CONFIG_SYS_FLASH_ADDR0 0x5555
131#define CONFIG_SYS_FLASH_ADDR1 0x2aaa
132#define CONFIG_SYS_FLASH_WORD_SIZE unsigned char
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200133
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200134#ifdef CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200135#define CONFIG_ENV_SECT_SIZE 0x10000 /* size of one complete sector */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200136#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE-CONFIG_ENV_SECT_SIZE)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200137#define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200138
139/* Address and size of Redundant Environment Sector */
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200140#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR-CONFIG_ENV_SECT_SIZE)
141#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200142#endif /* CONFIG_ENV_IS_IN_FLASH */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200143
wdenk00fe1612004-03-14 00:07:33 +0000144/*-----------------------------------------------------------------------
145 * DDR SDRAM
146 *----------------------------------------------------------------------*/
Stefan Roesebb949a02007-03-07 16:43:00 +0100147#define CONFIG_SPD_EEPROM 1 /* Use SPD EEPROM for setup */
wdenkc35ba4e2004-03-14 22:25:36 +0000148#define SPD_EEPROM_ADDRESS {0x53,0x52} /* SPD i2c spd addresses */
Stefan Roesebb949a02007-03-07 16:43:00 +0100149#define CONFIG_PROG_SDRAM_TLB 1 /* setup SDRAM TLB's dynamically*/
wdenk00fe1612004-03-14 00:07:33 +0000150
151/*-----------------------------------------------------------------------
152 * I2C
153 *----------------------------------------------------------------------*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200154#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
Stefan Roeseb0ff2142006-08-07 14:33:32 +0200155
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200156#define CONFIG_SYS_I2C_MULTI_EEPROMS
157#define CONFIG_SYS_I2C_EEPROM_ADDR (0xa8>>1)
158#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
159#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
160#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
wdenk00fe1612004-03-14 00:07:33 +0000161
Stefan Roesecfe58022008-06-06 15:55:21 +0200162/*
163 * Default environment variables
164 */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200165#define CONFIG_EXTRA_ENV_SETTINGS \
Stefan Roesecfe58022008-06-06 15:55:21 +0200166 CONFIG_AMCC_DEF_ENV \
167 CONFIG_AMCC_DEF_ENV_PPC \
168 CONFIG_AMCC_DEF_ENV_NOR_UPD \
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200169 "kernel_addr=fff00000\0" \
170 "ramdisk_addr=fff10000\0" \
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200171 ""
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200172
wdenk00fe1612004-03-14 00:07:33 +0000173#define CONFIG_PHY_ADDR 1 /* PHY address, See schematics */
wdenkc35ba4e2004-03-14 22:25:36 +0000174#define CONFIG_PHY1_ADDR 2
175#define CONFIG_PHY2_ADDR 0x10
176#define CONFIG_PHY3_ADDR 0x18
Stefan Roese0c7ffc02005-08-16 18:18:00 +0200177#define CONFIG_HAS_ETH0
178#define CONFIG_HAS_ETH1
179#define CONFIG_HAS_ETH2
180#define CONFIG_HAS_ETH3
wdenkc35ba4e2004-03-14 22:25:36 +0000181#define CONFIG_CIS8201_PHY 1 /* Enable 'special' RGMII mode for Cicada phy */
wdenkeec9a3d2004-03-23 23:20:24 +0000182#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
Stefan Roese0c7ffc02005-08-16 18:18:00 +0200183#define CONFIG_PHY_RESET 1 /* reset phy upon startup */
184#define CONFIG_PHY_RESET_DELAY 1000
wdenk00fe1612004-03-14 00:07:33 +0000185
Jon Loeliger4bd7e1b2007-07-04 22:33:13 -0500186/*
Stefan Roesecfe58022008-06-06 15:55:21 +0200187 * Commands additional to the ones defined in amcc-common.h
Jon Loeliger140b69c2007-07-10 09:38:02 -0500188 */
Jon Loeliger4bd7e1b2007-07-04 22:33:13 -0500189#define CONFIG_CMD_DATE
Jon Loeliger4bd7e1b2007-07-04 22:33:13 -0500190#define CONFIG_CMD_PCI
Jon Loeliger4bd7e1b2007-07-04 22:33:13 -0500191#define CONFIG_CMD_SDRAM
192#define CONFIG_CMD_SNTP
193
wdenk00fe1612004-03-14 00:07:33 +0000194/*-----------------------------------------------------------------------
195 * PCI stuff
196 *-----------------------------------------------------------------------
197 */
198/* General PCI */
Stefan Roese3e1f1b32005-08-01 16:49:12 +0200199#define CONFIG_PCI /* include pci support */
200#define CONFIG_PCI_PNP /* do pci plug-and-play */
wdenkc35ba4e2004-03-14 22:25:36 +0000201#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200202#define CONFIG_SYS_PCI_TARGBASE 0x80000000 /* PCIaddr mapped to CONFIG_SYS_PCI_MEMBASE */
wdenk00fe1612004-03-14 00:07:33 +0000203
204/* Board-specific PCI */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200205#define CONFIG_SYS_PCI_TARGET_INIT /* let board init pci target */
wdenk00fe1612004-03-14 00:07:33 +0000206
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200207#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x10e8 /* AMCC */
208#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
wdenk00fe1612004-03-14 00:07:33 +0000209
wdenk00fe1612004-03-14 00:07:33 +0000210#endif /* __CONFIG_H */