blob: da2d60250660d6fbbd23cc4e0dc826870ed5d9c3 [file] [log] [blame]
wdenkbc01dd52004-01-02 16:05:07 +00001/*
2 * (C) Copyright 2003
3 * Denis Peter d.peter@mpl.ch
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation,
21 */
22
23/*
24 * File: PATI.h
25 */
26
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
30/*
31 * High Level Configuration Options
32 */
33
34#define CONFIG_MPC555 1 /* This is an MPC555 CPU */
Wolfgang Denka1be4762008-05-20 16:00:29 +020035#define CONFIG_PATI 1 /* ...On a PATI board */
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020036
37#define CONFIG_SYS_TEXT_BASE 0xFFF00000
38
wdenkbc01dd52004-01-02 16:05:07 +000039/* Serial Console Configuration */
40#define CONFIG_5xx_CONS_SCI1
41#undef CONFIG_5xx_CONS_SCI2
42
43#define CONFIG_BAUDRATE 9600
44
wdenkbc01dd52004-01-02 16:05:07 +000045
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050046/*
Jon Loeligerbeb9ff42007-07-10 09:22:23 -050047 * BOOTP options
48 */
49#define CONFIG_BOOTP_BOOTFILESIZE
50#define CONFIG_BOOTP_BOOTPATH
51#define CONFIG_BOOTP_GATEWAY
52#define CONFIG_BOOTP_HOSTNAME
53
54
55/*
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050056 * Command line configuration.
57 */
58#define CONFIG_CMD_MEMORY
59#define CONFIG_CMD_LOADB
60#define CONFIG_CMD_REGINFO
61#define CONFIG_CMD_FLASH
62#define CONFIG_CMD_LOADS
Mike Frysinger78dcaf42009-01-28 19:08:14 -050063#define CONFIG_CMD_SAVEENV
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050064#define CONFIG_CMD_REGINFO
65#define CONFIG_CMD_BDI
66#define CONFIG_CMD_CONSOLE
67#define CONFIG_CMD_RUN
68#define CONFIG_CMD_BSP
69#define CONFIG_CMD_IMI
70#define CONFIG_CMD_EEPROM
71#define CONFIG_CMD_IRQ
72#define CONFIG_CMD_MISC
73
wdenkbc01dd52004-01-02 16:05:07 +000074
75#if 0
76#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
77#else
78#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
79#endif
Wolfgang Denka1be4762008-05-20 16:00:29 +020080#define CONFIG_BOOTCOMMAND "" /* autoboot command */
wdenkbc01dd52004-01-02 16:05:07 +000081
82#define CONFIG_BOOTARGS "" /* */
83
Wolfgang Denka1be4762008-05-20 16:00:29 +020084#define CONFIG_WATCHDOG /* turn on platform specific watchdog */
wdenkbc01dd52004-01-02 16:05:07 +000085
wdenk5da7f2f2004-01-03 00:43:19 +000086/*#define CONFIG_STATUS_LED 1 */ /* Enable status led */
wdenkbc01dd52004-01-02 16:05:07 +000087
88#define CONFIG_LOADS_ECHO 1 /* Echo on for serial download */
89
90/*
91 * Miscellaneous configurable options
92 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020093#define CONFIG_SYS_CONSOLE_IS_IN_ENV /* stdin, stdout and stderr are in evironment */
wdenkbc01dd52004-01-02 16:05:07 +000094#define CONFIG_PREBOOT
95
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020096#define CONFIG_SYS_LONGHELP /* undef to save memory */
97#define CONFIG_SYS_PROMPT "pati=> " /* Monitor Command Prompt */
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050098#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
wdenkbc01dd52004-01-02 16:05:07 +0000100#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200101#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
wdenkbc01dd52004-01-02 16:05:07 +0000102#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200103#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
104#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
105#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
wdenkbc01dd52004-01-02 16:05:07 +0000106
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200107#define CONFIG_SYS_MEMTEST_START 0x00010000 /* memtest works on */
108#define CONFIG_SYS_MEMTEST_END 0x00A00000 /* 10 MB in SRAM */
wdenkbc01dd52004-01-02 16:05:07 +0000109
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200110#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
wdenkbc01dd52004-01-02 16:05:07 +0000111
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200112#define CONFIG_SYS_HZ 1000 /* Decrementer freq: 1 ms ticks */
wdenkbc01dd52004-01-02 16:05:07 +0000113
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200114#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 1250000 }
wdenkbc01dd52004-01-02 16:05:07 +0000115
116
117/***********************************************************************
118 * Last Stage Init
119 ***********************************************************************/
120#define CONFIG_LAST_STAGE_INIT
121
122/*
123 * Low Level Configuration Settings
124 */
125
126/*
127 * Internal Memory Mapped (This is not the IMMR content)
128 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200129#define CONFIG_SYS_IMMR 0x01C00000 /* Physical start adress of internal memory map */
wdenkbc01dd52004-01-02 16:05:07 +0000130
131/*
132 * Definitions for initial stack pointer and data area
133 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200134#define CONFIG_SYS_INIT_RAM_ADDR (CONFIG_SYS_IMMR + 0x003f9800) /* Physical start adress of internal MPC555 writable RAM */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200135#define CONFIG_SYS_INIT_RAM_SIZE (CONFIG_SYS_IMMR + 0x003fffff) /* Physical end adress of internal MPC555 used RAM area */
Wolfgang Denk0191e472010-10-26 14:34:52 +0200136#define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - CONFIG_SYS_INIT_RAM_ADDR) - GENERATED_GBL_DATA_SIZE) /* Offset from the beginning of ram */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200137#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_IMMR + 0x03fa000) /* Physical start adress of inital stack */
wdenkbc01dd52004-01-02 16:05:07 +0000138/*
139 * Start addresses for the final memory configuration
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200140 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkbc01dd52004-01-02 16:05:07 +0000141 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200142#define CONFIG_SYS_SDRAM_BASE 0x00000000 /* Monitor won't change memory map */
143#define CONFIG_SYS_FLASH_BASE 0xffC00000 /* External flash */
wdenkbc01dd52004-01-02 16:05:07 +0000144#define PCI_BASE 0x03000000 /* PCI Base (CS2) */
145#define PCI_CONFIG_BASE 0x04000000 /* PCI & PLD (CS3) */
146#define PLD_CONFIG_BASE 0x04001000 /* PLD (CS3) */
147
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200148#define CONFIG_SYS_MONITOR_BASE 0xFFF00000
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200149/* CONFIG_SYS_FLASH_BASE */ /* CONFIG_SYS_TEXT_BASE is defined in the board config.mk file. */
Wolfgang Denka1be4762008-05-20 16:00:29 +0200150 /* This adress is given to the linker with -Ttext to */
151 /* locate the text section at this adress. */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200152#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 192 kB for Monitor */
153#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
wdenkbc01dd52004-01-02 16:05:07 +0000154
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200155#define CONFIG_SYS_RESET_ADDRESS (PLD_CONFIG_BASE + 0x10) /* Adress which causes reset */
wdenkbc01dd52004-01-02 16:05:07 +0000156
157/*
158 * For booting Linux, the board info and command line data
159 * have to be in the first 8 MB of memory, since this is
160 * the maximum mapped by the Linux kernel during initialization.
161 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200162#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenkbc01dd52004-01-02 16:05:07 +0000163
164
165/*-----------------------------------------------------------------------
166 * FLASH organization
167 *-----------------------------------------------------------------------
168 *
169 */
170
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200171#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* Max number of memory banks */
172#define CONFIG_SYS_MAX_FLASH_SECT 128 /* Max number of sectors on one chip */
173#define CONFIG_SYS_FLASH_ERASE_TOUT 180000 /* Timeout for Flash Erase (in ms) */
174#define CONFIG_SYS_FLASH_WRITE_TOUT 600 /* Timeout for Flash Write (in ms) */
wdenkbc01dd52004-01-02 16:05:07 +0000175
176
Jean-Christophe PLAGNIOL-VILLARDe46af642008-09-05 09:19:30 +0200177#define CONFIG_ENV_IS_IN_EEPROM
178#ifdef CONFIG_ENV_IS_IN_EEPROM
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200179#define CONFIG_ENV_OFFSET 0
180#define CONFIG_ENV_SIZE 2048
wdenkbc01dd52004-01-02 16:05:07 +0000181#endif
182
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200183#undef CONFIG_ENV_IS_IN_FLASH
184#ifdef CONFIG_ENV_IS_IN_FLASH
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200185#define CONFIG_ENV_SIZE 0x00002000 /* Set whole sector as env */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200186#define CONFIG_ENV_OFFSET ((0 - CONFIG_SYS_FLASH_BASE) - CONFIG_ENV_SIZE) /* Environment starts at this adress */
wdenkbc01dd52004-01-02 16:05:07 +0000187#endif
188
189
190#define CONFIG_SPI 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200191#define CONFIG_SYS_SPI_CS_USED 0x09 /* CS0 and CS3 are used */
192#define CONFIG_SYS_SPI_CS_BASE 0x08 /* CS3 is active low */
193#define CONFIG_SYS_SPI_CS_ACT 0x00 /* CS3 is active low */
wdenkbc01dd52004-01-02 16:05:07 +0000194/*-----------------------------------------------------------------------
195 * SYPCR - System Protection Control
196 * SYPCR can only be written once after reset!
197 *-----------------------------------------------------------------------
198 * SW Watchdog freeze
199 */
200#undef CONFIG_WATCHDOG
201#if defined(CONFIG_WATCHDOG)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200202#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
wdenkbc01dd52004-01-02 16:05:07 +0000203 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
204#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200205#define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
wdenkbc01dd52004-01-02 16:05:07 +0000206 SYPCR_SWP)
207#endif /* CONFIG_WATCHDOG */
208
wdenkbc01dd52004-01-02 16:05:07 +0000209/*-----------------------------------------------------------------------
210 * TBSCR - Time Base Status and Control
211 *-----------------------------------------------------------------------
212 * Clear Reference Interrupt Status, Timebase freezing enabled
213 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200214#define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
wdenkbc01dd52004-01-02 16:05:07 +0000215
216/*-----------------------------------------------------------------------
217 * PISCR - Periodic Interrupt Status and Control
218 *-----------------------------------------------------------------------
219 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
220 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200221#define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
wdenkbc01dd52004-01-02 16:05:07 +0000222
223/*-----------------------------------------------------------------------
224 * SCCR - System Clock and reset Control Register
225 *-----------------------------------------------------------------------
226 * Set clock output, timebase and RTC source and divider,
227 * power management and some other internal clocks
228 */
229#define SCCR_MASK SCCR_EBDF00
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200230#define CONFIG_SYS_SCCR (SCCR_TBS | SCCR_RTDIV | SCCR_RTSEL | \
wdenkbc01dd52004-01-02 16:05:07 +0000231 SCCR_COM01 | SCCR_DFNL000 | SCCR_DFNH000)
232
233/*-----------------------------------------------------------------------
234 * SIUMCR - SIU Module Configuration
235 *-----------------------------------------------------------------------
236 * Data show cycle
237 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200238#define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_EARB | SIUMCR_GPC01 | SIUMCR_MLRC11) /* Disable data show cycle */
wdenkbc01dd52004-01-02 16:05:07 +0000239
240/*-----------------------------------------------------------------------
241 * PLPRCR - PLL, Low-Power, and Reset Control Register
242 *-----------------------------------------------------------------------
243 * Set all bits to 40 Mhz
244 *
245 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200246#define CONFIG_SYS_OSC_CLK ((uint)4000000) /* Oscillator clock is 4MHz */
wdenkbc01dd52004-01-02 16:05:07 +0000247
248
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200249#define CONFIG_SYS_PLPRCR (PLPRCR_MF_9 | PLPRCR_DIVF_0)
wdenkbc01dd52004-01-02 16:05:07 +0000250
251/*-----------------------------------------------------------------------
252 * UMCR - UIMB Module Configuration Register
253 *-----------------------------------------------------------------------
254 *
255 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200256#define CONFIG_SYS_UMCR (UMCR_FSPEED) /* IMB clock same as U-bus */
wdenkbc01dd52004-01-02 16:05:07 +0000257
258/*-----------------------------------------------------------------------
259 * ICTRL - I-Bus Support Control Register
260 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200261#define CONFIG_SYS_ICTRL (ICTRL_ISCT_SER_7) /* Take out of serialized mode */
wdenkbc01dd52004-01-02 16:05:07 +0000262
263/*-----------------------------------------------------------------------
264 * USIU - Memory Controller Register
265 *-----------------------------------------------------------------------
266 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200267#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | BR_V | BR_BI | BR_PS_16 | BR_SETA)
268#define CONFIG_SYS_OR0_PRELIM (0xffc00000) /* SCY is not used if external TA is set */
wdenkbc01dd52004-01-02 16:05:07 +0000269/* SDRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200270#define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_SDRAM_BASE | BR_V | BR_BI | BR_PS_32 | BR_SETA)
271#define CONFIG_SYS_OR1_PRELIM (OR_ADDR_MK_FF) /* SCY is not used if external TA is set */
wdenkbc01dd52004-01-02 16:05:07 +0000272/* PCI */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200273#define CONFIG_SYS_BR2_PRELIM (PCI_BASE | BR_V | BR_PS_32 | BR_SETA)
274#define CONFIG_SYS_OR2_PRELIM (OR_ADDR_MK_FF)
wdenkbc01dd52004-01-02 16:05:07 +0000275/* config registers: */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200276#define CONFIG_SYS_BR3_PRELIM (PCI_CONFIG_BASE | BR_V | BR_BI | BR_PS_32 | BR_SETA)
277#define CONFIG_SYS_OR3_PRELIM (0xffff0000)
wdenkbc01dd52004-01-02 16:05:07 +0000278
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200279#define FLASH_BASE0_PRELIM CONFIG_SYS_FLASH_BASE /* We don't realign the flash */
wdenkbc01dd52004-01-02 16:05:07 +0000280
281/*-----------------------------------------------------------------------
282 * DER - Timer Decrementer
283 *-----------------------------------------------------------------------
284 * Initialise to zero
285 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200286#define CONFIG_SYS_DER 0x00000000
wdenkbc01dd52004-01-02 16:05:07 +0000287
wdenkbc01dd52004-01-02 16:05:07 +0000288#define VERSION_TAG "released"
289#define CONFIG_ISO_STRING "MEV-10084-001"
290
291#define CONFIG_IDENT_STRING "\n(c) 2003 by MPL AG Switzerland, " CONFIG_ISO_STRING " " VERSION_TAG
292
293#endif /* __CONFIG_H */