blob: dfaa847af3fde8faf70689364997d512570c432e [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
wdenke65527f2004-02-12 00:47:09 +00002/*
3 * Configuation settings for the Motorola MC5282EVB board.
4 *
5 * (C) Copyright 2003 Josef Baumgartner <josef.baumgartner@telex.de>
wdenke65527f2004-02-12 00:47:09 +00006 */
7
8/*
9 * board/config.h - configuration options, board specific
10 */
11
wdenkabf7a7c2003-12-08 01:34:36 +000012#ifndef _CONFIG_M5282EVB_H
13#define _CONFIG_M5282EVB_H
14
wdenke65527f2004-02-12 00:47:09 +000015/*
16 * High Level Configuration Options
17 * (easy to change)
18 */
TsiChungLiew1692b482007-08-15 20:32:06 -050019#define CONFIG_MCFTMR
wdenke65527f2004-02-12 00:47:09 +000020
TsiChungLiew1692b482007-08-15 20:32:06 -050021#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020022#define CONFIG_SYS_UART_PORT (0)
wdenkabf7a7c2003-12-08 01:34:36 +000023
TsiChungLiew1692b482007-08-15 20:32:06 -050024#undef CONFIG_MONITOR_IS_IN_RAM /* define if monitor is started from a pre-loader */
wdenke65527f2004-02-12 00:47:09 +000025
26/* Configuration for environment
27 * Environment is embedded in u-boot in the second sector of the flash
28 */
wdenke65527f2004-02-12 00:47:09 +000029
angelo@sysam.it6312a952015-03-29 22:54:16 +020030#define LDS_BOARD_TEXT \
31 . = DEFINED(env_offset) ? env_offset : .; \
Simon Glass547cb402017-08-03 12:21:49 -060032 env/embedded.o(.text*);
angelo@sysam.it6312a952015-03-29 22:54:16 +020033
Jon Loeliger446e1f52007-07-08 14:14:17 -050034/*
Jon Loeligered26c742007-07-10 09:10:49 -050035 * BOOTP options
36 */
37#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeligered26c742007-07-10 09:10:49 -050038
Jon Loeligered26c742007-07-10 09:10:49 -050039/*
Jon Loeliger446e1f52007-07-08 14:14:17 -050040 * Command line configuration.
41 */
wdenke65527f2004-02-12 00:47:09 +000042
TsiChungLiew1692b482007-08-15 20:32:06 -050043#define CONFIG_MCFFEC
44#ifdef CONFIG_MCFFEC
TsiChung Liewb3162452008-03-30 01:22:13 -050045# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020046# define CONFIG_SYS_DISCOVER_PHY
47# define CONFIG_SYS_RX_ETH_BUFFER 8
48# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew1692b482007-08-15 20:32:06 -050049
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020050# define CONFIG_SYS_FEC0_PINMUX 0
51# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
Wolfgang Denka1be4762008-05-20 16:00:29 +020052# define MCFFEC_TOUT_LOOP 50000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020053/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
54# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiew1692b482007-08-15 20:32:06 -050055# define FECDUPLEX FULL
56# define FECSPEED _100BASET
57# else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020058# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
59# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew1692b482007-08-15 20:32:06 -050060# endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020061# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiew1692b482007-08-15 20:32:06 -050062#endif
Jon Loeliger446e1f52007-07-08 14:14:17 -050063
TsiChungLiew1692b482007-08-15 20:32:06 -050064#ifdef CONFIG_MCFFEC
TsiChungLiew1692b482007-08-15 20:32:06 -050065# define CONFIG_IPADDR 192.162.1.2
66# define CONFIG_NETMASK 255.255.255.0
67# define CONFIG_SERVERIP 192.162.1.1
68# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiew1692b482007-08-15 20:32:06 -050069#endif /* CONFIG_MCFFEC */
70
Mario Six790d8442018-03-28 14:38:20 +020071#define CONFIG_HOSTNAME "M5282EVB"
TsiChungLiew1692b482007-08-15 20:32:06 -050072#define CONFIG_EXTRA_ENV_SETTINGS \
73 "netdev=eth0\0" \
74 "loadaddr=10000\0" \
75 "u-boot=u-boot.bin\0" \
76 "load=tftp ${loadaddr) ${u-boot}\0" \
77 "upd=run load; run prog\0" \
78 "prog=prot off ffe00000 ffe3ffff;" \
79 "era ffe00000 ffe3ffff;" \
80 "cp.b ${loadaddr} ffe00000 ${filesize};"\
81 "save\0" \
82 ""
wdenke65527f2004-02-12 00:47:09 +000083
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020084#define CONFIG_SYS_LOAD_ADDR 0x20000
wdenke65527f2004-02-12 00:47:09 +000085
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020086#define CONFIG_SYS_MEMTEST_START 0x400
87#define CONFIG_SYS_MEMTEST_END 0x380000
wdenke65527f2004-02-12 00:47:09 +000088
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020089#define CONFIG_SYS_CLK 64000000
wdenke65527f2004-02-12 00:47:09 +000090
TsiChungLiew1692b482007-08-15 20:32:06 -050091/* PLL Configuration: Ext Clock * 6 (see table 9-4 of MCF user manual) */
92
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020093#define CONFIG_SYS_MFD 0x02 /* PLL Multiplication Factor Devider */
94#define CONFIG_SYS_RFD 0x00 /* PLL Reduce Frecuency Devider */
wdenke65527f2004-02-12 00:47:09 +000095
96/*
97 * Low Level Configuration Settings
98 * (address mappings, register initial values, etc.)
99 * You should know what you are doing if you make changes here.
100 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200101#define CONFIG_SYS_MBAR 0x40000000
wdenke65527f2004-02-12 00:47:09 +0000102
wdenke65527f2004-02-12 00:47:09 +0000103/*-----------------------------------------------------------------------
104 * Definitions for initial stack pointer and data area (in DPRAM)
105 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200106#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200107#define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
Wolfgang Denk0191e472010-10-26 14:34:52 +0200108#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200109#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenke65527f2004-02-12 00:47:09 +0000110
111/*-----------------------------------------------------------------------
112 * Start addresses for the final memory configuration
113 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200114 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenke65527f2004-02-12 00:47:09 +0000115 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200116#define CONFIG_SYS_SDRAM_BASE 0x00000000
117#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000118#define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200119#define CONFIG_SYS_INT_FLASH_BASE 0xf0000000
120#define CONFIG_SYS_INT_FLASH_ENABLE 0x21
wdenke65527f2004-02-12 00:47:09 +0000121
122/* If M5282 port is fully implemented the monitor base will be behind
123 * the vector table. */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200124#if (CONFIG_SYS_TEXT_BASE != CONFIG_SYS_INT_FLASH_BASE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
TsiChungLiew1692b482007-08-15 20:32:06 -0500126#else
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200127#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x418) /* 24 Byte for CFM-Config */
TsiChungLiew1692b482007-08-15 20:32:06 -0500128#endif
wdenke65527f2004-02-12 00:47:09 +0000129
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200130#define CONFIG_SYS_MONITOR_LEN 0x20000
131#define CONFIG_SYS_MALLOC_LEN (256 << 10)
132#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
wdenke65527f2004-02-12 00:47:09 +0000133
wdenke65527f2004-02-12 00:47:09 +0000134/*
135 * For booting Linux, the board info and command line data
136 * have to be in the first 8 MB of memory, since this is
137 * the maximum mapped by the Linux kernel during initialization ??
138 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200139#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
wdenke65527f2004-02-12 00:47:09 +0000140
141/*-----------------------------------------------------------------------
142 * FLASH organization
143 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200144#ifdef CONFIG_SYS_FLASH_CFI
TsiChungLiew1692b482007-08-15 20:32:06 -0500145
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200146# define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
147# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
148# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
149# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200150# define CONFIG_SYS_FLASH_CHECKSUM
151# define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
TsiChungLiew1692b482007-08-15 20:32:06 -0500152#endif
wdenke65527f2004-02-12 00:47:09 +0000153
154/*-----------------------------------------------------------------------
155 * Cache Configuration
156 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200157#define CONFIG_SYS_CACHELINE_SIZE 16
wdenke65527f2004-02-12 00:47:09 +0000158
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600159#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200160 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600161#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200162 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600163#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV + CF_CACR_DCM)
164#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
165 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
166 CF_ACR_EN | CF_ACR_SM_ALL)
167#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_DISD | \
168 CF_CACR_CEIB | CF_CACR_DBWE | \
169 CF_CACR_EUSP)
170
wdenke65527f2004-02-12 00:47:09 +0000171/*-----------------------------------------------------------------------
172 * Memory bank definitions
173 */
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000174#define CONFIG_SYS_CS0_BASE 0xFFE00000
175#define CONFIG_SYS_CS0_CTRL 0x00001980
176#define CONFIG_SYS_CS0_MASK 0x001F0001
177
wdenke65527f2004-02-12 00:47:09 +0000178/*-----------------------------------------------------------------------
179 * Port configuration
180 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200181#define CONFIG_SYS_PACNT 0x0000000 /* Port A D[31:24] */
182#define CONFIG_SYS_PADDR 0x0000000
183#define CONFIG_SYS_PADAT 0x0000000
TsiChungLiew1692b482007-08-15 20:32:06 -0500184
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200185#define CONFIG_SYS_PBCNT 0x0000000 /* Port B D[23:16] */
186#define CONFIG_SYS_PBDDR 0x0000000
187#define CONFIG_SYS_PBDAT 0x0000000
wdenkabf7a7c2003-12-08 01:34:36 +0000188
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200189#define CONFIG_SYS_PCCNT 0x0000000 /* Port C D[15:08] */
190#define CONFIG_SYS_PCDDR 0x0000000
191#define CONFIG_SYS_PCDAT 0x0000000
TsiChungLiew1692b482007-08-15 20:32:06 -0500192
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200193#define CONFIG_SYS_PDCNT 0x0000000 /* Port D D[07:00] */
194#define CONFIG_SYS_PCDDR 0x0000000
195#define CONFIG_SYS_PCDAT 0x0000000
TsiChungLiew1692b482007-08-15 20:32:06 -0500196
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200197#define CONFIG_SYS_PEHLPAR 0xC0
198#define CONFIG_SYS_PUAPAR 0x0F /* UA0..UA3 = Uart 0 +1 */
199#define CONFIG_SYS_DDRUA 0x05
200#define CONFIG_SYS_PJPAR 0xFF
wdenkabf7a7c2003-12-08 01:34:36 +0000201
TsiChungLiew1692b482007-08-15 20:32:06 -0500202#endif /* _CONFIG_M5282EVB_H */