blob: 67a96d29d496614c19c8adb37ab2e7ea7558f6db [file] [log] [blame]
stroese9f53bf32003-05-23 11:35:47 +00001/*
stroesea9484a92004-12-16 18:05:42 +00002 * (C) Copyright 2001-2004
stroese9f53bf32003-05-23 11:35:47 +00003 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
stroese9f53bf32003-05-23 11:35:47 +00006 */
7
stroese9f53bf32003-05-23 11:35:47 +00008#ifndef __CONFIG_H
9#define __CONFIG_H
10
11/*
12 * High Level Configuration Options
stroese9f53bf32003-05-23 11:35:47 +000013 */
14
15#define CONFIG_405GP 1 /* This is a PPC405 CPU */
wdenkda55c6e2004-01-20 23:12:12 +000016#define CONFIG_4xx 1 /* ...member of PPC4xx family */
17#define CONFIG_PMC405 1 /* ...on a PMC405 board */
stroese9f53bf32003-05-23 11:35:47 +000018
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020019#define CONFIG_SYS_TEXT_BASE 0xFFF80000
20
wdenkda55c6e2004-01-20 23:12:12 +000021#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
22#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
stroese9f53bf32003-05-23 11:35:47 +000023
stroesea9484a92004-12-16 18:05:42 +000024#define CONFIG_SYS_CLK_FREQ 33330000 /* external frequency to pll */
stroese9f53bf32003-05-23 11:35:47 +000025
26#define CONFIG_BAUDRATE 9600
27#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
28
Matthias Fuchs21f9d872009-02-15 22:27:47 +010029/* Only interrupt boot if space is pressed. */
30#define CONFIG_AUTOBOOT_KEYED 1
31#define CONFIG_AUTOBOOT_PROMPT \
32 "Press SPACE to abort autoboot in %d seconds\n", bootdelay
33#undef CONFIG_AUTOBOOT_DELAY_STR
34#define CONFIG_AUTOBOOT_STOP_STR " "
35
Matthias Fuchsf7422422009-02-15 22:26:54 +010036#undef CONFIG_BOOTARGS
37#undef CONFIG_BOOTCOMMAND
stroesea9484a92004-12-16 18:05:42 +000038
Matthias Fuchsf7422422009-02-15 22:26:54 +010039#define CONFIG_PREBOOT /* enable preboot variable */
stroese9f53bf32003-05-23 11:35:47 +000040
Matthias Fuchs21f9d872009-02-15 22:27:47 +010041#define CFG_BOOTM_LEN 0x1000000 /* support booting of huge images */
42
stroese9f53bf32003-05-23 11:35:47 +000043#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Matthias Fuchsf7422422009-02-15 22:26:54 +010044#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
stroese9f53bf32003-05-23 11:35:47 +000045
Stefan Roese1c671a92006-01-18 20:03:15 +010046#undef CONFIG_HAS_ETH1
47
Ben Warren3a918a62008-10-27 23:50:15 -070048#define CONFIG_PPC4xx_EMAC
stroese9f53bf32003-05-23 11:35:47 +000049#define CONFIG_MII 1 /* MII PHY management */
wdenkda55c6e2004-01-20 23:12:12 +000050#define CONFIG_PHY_ADDR 0 /* PHY address */
Matthias Fuchsf7422422009-02-15 22:26:54 +010051#define CONFIG_LXT971_NO_SLEEP 1 /* disable sleep mode in LXT971 */
52#define CONFIG_RESET_PHY_R 1 /* use reset_phy() */
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050053
54/*
Jon Loeligerbeb9ff42007-07-10 09:22:23 -050055 * BOOTP options
56 */
57#define CONFIG_BOOTP_BOOTFILESIZE
58#define CONFIG_BOOTP_BOOTPATH
59#define CONFIG_BOOTP_GATEWAY
60#define CONFIG_BOOTP_HOSTNAME
61
Jon Loeligerbeb9ff42007-07-10 09:22:23 -050062/*
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050063 * Command line configuration.
64 */
65#include <config_cmd_default.h>
66
67#define CONFIG_CMD_BSP
68#define CONFIG_CMD_PCI
69#define CONFIG_CMD_IRQ
70#define CONFIG_CMD_ELF
71#define CONFIG_CMD_DATE
72#define CONFIG_CMD_JFFS2
73#define CONFIG_CMD_MII
74#define CONFIG_CMD_I2C
75#define CONFIG_CMD_PING
76#define CONFIG_CMD_UNIVERSE
77#define CONFIG_CMD_EEPROM
78
stroese9f53bf32003-05-23 11:35:47 +000079#define CONFIG_MAC_PARTITION
80#define CONFIG_DOS_PARTITION
81
Matthias Fuchsf7422422009-02-15 22:26:54 +010082#undef CONFIG_WATCHDOG /* watchdog disabled */
stroese9f53bf32003-05-23 11:35:47 +000083
Matthias Fuchsf7422422009-02-15 22:26:54 +010084#define CONFIG_RTC_MC146818 /* DS1685 is MC146818 compatible */
85#define CONFIG_SYS_RTC_REG_BASE_ADDR 0xF0000500 /* RTC Base Address */
stroese9f53bf32003-05-23 11:35:47 +000086
wdenkda55c6e2004-01-20 23:12:12 +000087#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
stroese9f53bf32003-05-23 11:35:47 +000088
89/*
90 * Miscellaneous configurable options
91 */
Matthias Fuchsf7422422009-02-15 22:26:54 +010092#define CONFIG_SYS_LONGHELP /* undef to save memory */
93#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
stroese9f53bf32003-05-23 11:35:47 +000094
Matthias Fuchsf7422422009-02-15 22:26:54 +010095#undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
stroese9f53bf32003-05-23 11:35:47 +000096
Jon Loeligercc1f0bb2007-07-08 14:49:44 -050097#if defined(CONFIG_CMD_KGDB)
Matthias Fuchsf7422422009-02-15 22:26:54 +010098#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
stroese9f53bf32003-05-23 11:35:47 +000099#else
Matthias Fuchs21f9d872009-02-15 22:27:47 +0100100#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
stroese9f53bf32003-05-23 11:35:47 +0000101#endif
Matthias Fuchsf7422422009-02-15 22:26:54 +0100102#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
103#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
104#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Sz */
stroese9f53bf32003-05-23 11:35:47 +0000105
Matthias Fuchsf7422422009-02-15 22:26:54 +0100106#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
stroese9f53bf32003-05-23 11:35:47 +0000107
Matthias Fuchsf7422422009-02-15 22:26:54 +0100108#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console info */
stroese9f53bf32003-05-23 11:35:47 +0000109
Matthias Fuchsf7422422009-02-15 22:26:54 +0100110#define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
stroesea9484a92004-12-16 18:05:42 +0000111
Matthias Fuchsf7422422009-02-15 22:26:54 +0100112#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
113#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
stroese9f53bf32003-05-23 11:35:47 +0000114
Stefan Roese3ddce572010-09-20 16:05:31 +0200115#define CONFIG_CONS_INDEX 1 /* Use UART0 */
116#define CONFIG_SYS_NS16550
117#define CONFIG_SYS_NS16550_SERIAL
118#define CONFIG_SYS_NS16550_REG_SIZE 1
119#define CONFIG_SYS_NS16550_CLK get_serial_clock()
120
Matthias Fuchsf7422422009-02-15 22:26:54 +0100121#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock */
Matthias Fuchs21f9d872009-02-15 22:27:47 +0100122#define CONFIG_SYS_BASE_BAUD 806400
stroese9f53bf32003-05-23 11:35:47 +0000123
124/* The following table includes the supported baudrates */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200125#define CONFIG_SYS_BAUDRATE_TABLE \
Matthias Fuchs21f9d872009-02-15 22:27:47 +0100126 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
stroese9f53bf32003-05-23 11:35:47 +0000127
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200128#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
Matthias Fuchsf7422422009-02-15 22:26:54 +0100129#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
stroese9f53bf32003-05-23 11:35:47 +0000130
Matthias Fuchsf7422422009-02-15 22:26:54 +0100131#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
stroese9f53bf32003-05-23 11:35:47 +0000132
Matthias Fuchs21f9d872009-02-15 22:27:47 +0100133#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Matthias Fuchsf7422422009-02-15 22:26:54 +0100134#define CONFIG_LOOPW 1 /* enable loopw command */
stroesea9484a92004-12-16 18:05:42 +0000135
stroese9f53bf32003-05-23 11:35:47 +0000136#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
137
wdenkda55c6e2004-01-20 23:12:12 +0000138#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
stroese94ef1cf2003-06-05 15:39:44 +0000139
Matthias Fuchsf7422422009-02-15 22:26:54 +0100140#define CONFIG_SYS_RX_ETH_BUFFER 16
stroese94ef1cf2003-06-05 15:39:44 +0000141
Matthias Fuchsf7422422009-02-15 22:26:54 +0100142/*
stroese9f53bf32003-05-23 11:35:47 +0000143 * PCI stuff
stroese9f53bf32003-05-23 11:35:47 +0000144 */
Matthias Fuchsf7422422009-02-15 22:26:54 +0100145#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
146#define PCI_HOST_FORCE 1 /* configure as pci host */
147#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
stroese9f53bf32003-05-23 11:35:47 +0000148
Matthias Fuchsf7422422009-02-15 22:26:54 +0100149#define CONFIG_PCI /* include pci support */
Gabor Juhosb4458732013-05-30 07:06:12 +0000150#define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
Matthias Fuchsf7422422009-02-15 22:26:54 +0100151#define CONFIG_PCI_HOST PCI_HOST_AUTO /* select pci host function */
152#define CONFIG_PCI_PNP /* do pci plug-and-play */
153 /* resource configuration */
stroese9f53bf32003-05-23 11:35:47 +0000154
Matthias Fuchsf7422422009-02-15 22:26:54 +0100155#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
stroese9f53bf32003-05-23 11:35:47 +0000156
Matthias Fuchsf7422422009-02-15 22:26:54 +0100157#define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config */
stroesea9484a92004-12-16 18:05:42 +0000158
Matthias Fuchsf7422422009-02-15 22:26:54 +0100159#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
160#define CONFIG_SYS_PCI_SUBSYS_DEVICEID_NONMONARCH 0x0408 /* PCI Device ID */
161#define CONFIG_SYS_PCI_SUBSYS_DEVICEID_MONARCH 0x0409 /* PCI Device ID */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200162#define CONFIG_SYS_PCI_SUBSYS_DEVICEID pmc405_pci_subsys_deviceid()
Stefan Roese1c671a92006-01-18 20:03:15 +0100163
Matthias Fuchsf7422422009-02-15 22:26:54 +0100164#define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* Processor/PPC */
Stefan Roese1c671a92006-01-18 20:03:15 +0100165
Matthias Fuchsf7422422009-02-15 22:26:54 +0100166#define CONFIG_SYS_PCI_PTM1LA (bd->bi_memstart) /* point to sdram */
167#define CONFIG_SYS_PCI_PTM1MS (~(bd->bi_memsize - 1) | 1) /* memsize, enable */
168#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
169#define CONFIG_SYS_PCI_PTM2LA 0xef000000 /* point to internal regs */
170#define CONFIG_SYS_PCI_PTM2MS 0xff000001 /* 16MB, enable */
171#define CONFIG_SYS_PCI_PTM2PCI 0x00000000 /* Host: use this pci address */
172
Matthias Fuchsa9d47992009-09-07 17:00:41 +0200173#define CONFIG_PCI_4xx_PTM_OVERWRITE 1 /* overwrite PTMx settings by env */
174
Matthias Fuchsf7422422009-02-15 22:26:54 +0100175/*
stroese9f53bf32003-05-23 11:35:47 +0000176 * Start addresses for the final memory configuration
177 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200178 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
stroese9f53bf32003-05-23 11:35:47 +0000179 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200180#define CONFIG_SYS_SDRAM_BASE 0x00000000
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200181#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
182#define CONFIG_SYS_MONITOR_LEN (~(CONFIG_SYS_TEXT_BASE) + 1)
Matthias Fuchsf7422422009-02-15 22:26:54 +0100183#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* 128 kB for malloc() */
stroese9f53bf32003-05-23 11:35:47 +0000184
Matthias Fuchs21f9d872009-02-15 22:27:47 +0100185#define CONFIG_PRAM 0 /* use pram variable to overwrite */
186
stroese9f53bf32003-05-23 11:35:47 +0000187/*
188 * For booting Linux, the board info and command line data
189 * have to be in the first 8 MB of memory, since this is
190 * the maximum mapped by the Linux kernel during initialization.
191 */
Matthias Fuchsf7422422009-02-15 22:26:54 +0100192#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
stroese9f53bf32003-05-23 11:35:47 +0000193
Matthias Fuchsf7422422009-02-15 22:26:54 +0100194/*
stroese9f53bf32003-05-23 11:35:47 +0000195 * FLASH organization
196 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200197#define CONFIG_SYS_FLASH_BASE 0xFE000000
198#define CONFIG_SYS_FLASH_INCREMENT 0x01000000
stroese9f53bf32003-05-23 11:35:47 +0000199
Matthias Fuchsf7422422009-02-15 22:26:54 +0100200#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
201#define CONFIG_FLASH_CFI_DRIVER 1 /* Use the common driver */
202#define CONFIG_SYS_FLASH_PROTECTION 1 /* don't use hardware protection */
Matthias Fuchs21f9d872009-02-15 22:27:47 +0100203#define CONFIG_SYS_FLASH_AUTOPROTECT_LIST {{0xfff80000, 0x80000}}
Matthias Fuchsf7422422009-02-15 22:26:54 +0100204#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (faster) */
205#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max num of flash banks */
206#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE, \
207 CONFIG_SYS_FLASH_BASE + CONFIG_SYS_FLASH_INCREMENT}
208#define CONFIG_SYS_MAX_FLASH_SECT 128 /* max num of sects on one chip */
209#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on fli */
stroese9f53bf32003-05-23 11:35:47 +0000210
Wolfgang Denk47f57792005-08-08 01:03:24 +0200211/*
stroese9f53bf32003-05-23 11:35:47 +0000212 * Environment Variable setup
213 */
Jean-Christophe PLAGNIOL-VILLARDe46af642008-09-05 09:19:30 +0200214#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
stroese9f53bf32003-05-23 11:35:47 +0000215
Matthias Fuchsf7422422009-02-15 22:26:54 +0100216/* environment starts at the beginning of the EEPROM */
217#define CONFIG_ENV_OFFSET 0x000
218#define CONFIG_ENV_SIZE 0x800 /* 2048 bytes may be used for env vars */
stroese9f53bf32003-05-23 11:35:47 +0000219
Matthias Fuchsf7422422009-02-15 22:26:54 +0100220#define CONFIG_SYS_NVRAM_BASE_ADDR 0xF0000500 /* NVRAM base address */
221#define CONFIG_SYS_NVRAM_SIZE 242 /* NVRAM size */
222
223/*
stroese9f53bf32003-05-23 11:35:47 +0000224 * I2C EEPROM (CAT24WC16) for environment
225 */
Dirk Eibach42b204f2013-04-25 02:40:01 +0000226#define CONFIG_SYS_I2C
227#define CONFIG_SYS_I2C_PPC4XX
228#define CONFIG_SYS_I2C_PPC4XX_CH0
229#define CONFIG_SYS_I2C_PPC4XX_SPEED_0 100000
230#define CONFIG_SYS_I2C_PPC4XX_SLAVE_0 0x7F
stroese9f53bf32003-05-23 11:35:47 +0000231
Matthias Fuchs21f9d872009-02-15 22:27:47 +0100232#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT24W16 */
Matthias Fuchsf7422422009-02-15 22:26:54 +0100233#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
234/* mask of address bits that overflow into the "EEPROM chip address" */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200235#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
Matthias Fuchs21f9d872009-02-15 22:27:47 +0100236#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24W16 has */
237 /* 16 byte page write mode using*/
238 /* last 4 bits of the address */
239
Matthias Fuchsf7422422009-02-15 22:26:54 +0100240#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
stroese9f53bf32003-05-23 11:35:47 +0000241
Matthias Fuchsf7422422009-02-15 22:26:54 +0100242/*
stroese9f53bf32003-05-23 11:35:47 +0000243 * External Bus Controller (EBC) Setup
244 */
Matthias Fuchsf7422422009-02-15 22:26:54 +0100245#define FLASH0_BA 0xFF000000 /* FLASH 0 Base Address */
246#define FLASH1_BA 0xFE000000 /* FLASH 1 Base Address */
247#define CAN_BA 0xF0000000 /* CAN Base Addres */
248#define RTC_BA 0xF0000500 /* RTC Base Address */
249#define NVRAM_BA 0xF0200000 /* NVRAM Base Address */
stroese9f53bf32003-05-23 11:35:47 +0000250
Matthias Fuchsf7422422009-02-15 22:26:54 +0100251/* Memory Bank 0 (Flash Bank 0) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200252#define CONFIG_SYS_EBC_PB0AP 0x92015480
Matthias Fuchsf7422422009-02-15 22:26:54 +0100253/* BAS=0xFF0,BS=16MB,BU=R/W,BW=16bit */
254#define CONFIG_SYS_EBC_PB0CR (FLASH0_BA | 0x9A000)
stroese9f53bf32003-05-23 11:35:47 +0000255
Matthias Fuchsf7422422009-02-15 22:26:54 +0100256/* Memory Bank 1 (Flash Bank 1) initialization */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200257#define CONFIG_SYS_EBC_PB1AP 0x92015480
Matthias Fuchsf7422422009-02-15 22:26:54 +0100258/* BAS=0xFE0,BS=16MB,BU=R/W,BW=16bit*/
259#define CONFIG_SYS_EBC_PB1CR (FLASH1_BA | 0x9A000)
stroese9f53bf32003-05-23 11:35:47 +0000260
Matthias Fuchsf7422422009-02-15 22:26:54 +0100261/* Memory Bank 2 (CAN0, 1, RTC) initialization */
262/* TWT=5,TH=2,CSN=0,OEN=0,WBN=0,WBF=0 */
263#define CONFIG_SYS_EBC_PB2AP 0x03000440
264/* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
265#define CONFIG_SYS_EBC_PB2CR (CAN_BA | 0x18000)
stroese9f53bf32003-05-23 11:35:47 +0000266
Stefan Roese1c671a92006-01-18 20:03:15 +0100267/* Memory Bank 3 -> unused */
268
Matthias Fuchsf7422422009-02-15 22:26:54 +0100269/* Memory Bank 4 (NVRAM) initialization */
270/* TWT=5,TH=2,CSN=0,OEN=0,WBN=0,WBF=0 */
271#define CONFIG_SYS_EBC_PB4AP 0x03000440
272/* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
273#define CONFIG_SYS_EBC_PB4CR (NVRAM_BA | 0x18000)
stroese9f53bf32003-05-23 11:35:47 +0000274
Matthias Fuchsf7422422009-02-15 22:26:54 +0100275/*
stroese9b117ff2003-09-12 08:53:54 +0000276 * FPGA stuff
277 */
stroese9b117ff2003-09-12 08:53:54 +0000278/* FPGA program pin configuration */
Matthias Fuchsf7422422009-02-15 22:26:54 +0100279#define CONFIG_SYS_FPGA_PRG 0x04000000 /* JTAG TMS pin (output) */
280#define CONFIG_SYS_FPGA_CLK 0x02000000 /* JTAG TCK pin (output) */
281#define CONFIG_SYS_FPGA_DATA 0x01000000 /* JTAG TDO pin (output) */
282#define CONFIG_SYS_FPGA_INIT 0x00010000 /* unused (ppc input) */
283#define CONFIG_SYS_FPGA_DONE 0x00008000 /* JTAG TDI pin (input) */
stroese9b117ff2003-09-12 08:53:54 +0000284
Matthias Fuchsf7422422009-02-15 22:26:54 +0100285/* pass Ethernet MAC to VxWorks */
286#define CONFIG_SYS_VXWORKS_MAC_PTR 0x00000000
stroesea9484a92004-12-16 18:05:42 +0000287
Matthias Fuchsf7422422009-02-15 22:26:54 +0100288/*
Stefan Roese1c671a92006-01-18 20:03:15 +0100289 * GPIOs
290 */
Matthias Fuchs21f9d872009-02-15 22:27:47 +0100291#define CONFIG_SYS_VPEN (0x80000000 >> 3) /* GPIO3 */
Matthias Fuchsf7422422009-02-15 22:26:54 +0100292#define CONFIG_SYS_NONMONARCH (0x80000000 >> 14) /* GPIO14 */
293#define CONFIG_SYS_XEREADY (0x80000000 >> 15) /* GPIO15 */
294#define CONFIG_SYS_INTA_FAKE (0x80000000 >> 19) /* GPIO19 */
295#define CONFIG_SYS_SELF_RST (0x80000000 >> 21) /* GPIO21 */
296#define CONFIG_SYS_REV1_2 (0x80000000 >> 23) /* GPIO23 */
Stefan Roese1c671a92006-01-18 20:03:15 +0100297
Matthias Fuchsf7422422009-02-15 22:26:54 +0100298/*
stroese9f53bf32003-05-23 11:35:47 +0000299 * Definitions for initial stack pointer and data area (in data cache)
300 */
301
Matthias Fuchsf7422422009-02-15 22:26:54 +0100302/* use on chip memory (OCM) for temperary stack until sdram is tested */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200303#define CONFIG_SYS_TEMP_STACK_OCM 1
stroese9f53bf32003-05-23 11:35:47 +0000304
305/* On Chip Memory location */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200306#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
307#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
stroese9f53bf32003-05-23 11:35:47 +0000308
Matthias Fuchsf7422422009-02-15 22:26:54 +0100309/* inside of SDRAM */
310#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR
311
312/* End of used area in RAM */
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200313#define CONFIG_SYS_INIT_RAM_SIZE CONFIG_SYS_OCM_DATA_SIZE
Matthias Fuchsf7422422009-02-15 22:26:54 +0100314
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200315#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
Wolfgang Denk0191e472010-10-26 14:34:52 +0200316 GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200317#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
stroese9f53bf32003-05-23 11:35:47 +0000318
Matthias Fuchs21f9d872009-02-15 22:27:47 +0100319#define CONFIG_OF_LIBFDT
320#define CONFIG_OF_BOARD_SETUP
321
Matthias Fuchsf7422422009-02-15 22:26:54 +0100322#endif /* __CONFIG_H */