blob: 5c4da8d900dd0244c7a3e4435a640f3450667407 [file] [log] [blame]
Wang Huanddf89f92014-09-05 13:52:45 +08001/*
2 * Copyright 2014 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __CONFIG_H
8#define __CONFIG_H
9
Hongbo Zhang4f6e6102016-07-21 18:09:38 +080010#define CONFIG_ARMV7_PSCI_1_0
Wang Dongsheng13d2bb72015-06-04 12:01:09 +080011
Hongbo Zhang912b3812016-07-21 18:09:39 +080012#define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR
13
Gong Qianyu52de2e52015-10-26 19:47:42 +080014#define CONFIG_SYS_FSL_CLK
Wang Huanddf89f92014-09-05 13:52:45 +080015
Wang Huanddf89f92014-09-05 13:52:45 +080016#define CONFIG_SKIP_LOWLEVEL_INIT
Tang Yuantian8b160bc2015-05-14 17:20:28 +080017#define CONFIG_DEEP_SLEEP
Wang Huanddf89f92014-09-05 13:52:45 +080018
19/*
20 * Size of malloc() pool
21 */
22#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 16 * 1024 * 1024)
23
24#define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR
25#define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE
26
Wang Huanddf89f92014-09-05 13:52:45 +080027#define CONFIG_SYS_CLK_FREQ 100000000
28#define CONFIG_DDR_CLK_FREQ 100000000
29
York Sun1006cad2015-04-29 10:35:35 -070030#define DDR_SDRAM_CFG 0x470c0008
31#define DDR_CS0_BNDS 0x008000bf
32#define DDR_CS0_CONFIG 0x80014302
33#define DDR_TIMING_CFG_0 0x50550004
34#define DDR_TIMING_CFG_1 0xbcb38c56
35#define DDR_TIMING_CFG_2 0x0040d120
36#define DDR_TIMING_CFG_3 0x010e1000
37#define DDR_TIMING_CFG_4 0x00000001
38#define DDR_TIMING_CFG_5 0x03401400
39#define DDR_SDRAM_CFG_2 0x00401010
40#define DDR_SDRAM_MODE 0x00061c60
41#define DDR_SDRAM_MODE_2 0x00180000
42#define DDR_SDRAM_INTERVAL 0x18600618
43#define DDR_DDR_WRLVL_CNTL 0x8655f605
44#define DDR_DDR_WRLVL_CNTL_2 0x05060607
45#define DDR_DDR_WRLVL_CNTL_3 0x05050505
46#define DDR_DDR_CDR1 0x80040000
47#define DDR_DDR_CDR2 0x00000001
48#define DDR_SDRAM_CLK_CNTL 0x02000000
49#define DDR_DDR_ZQ_CNTL 0x89080600
50#define DDR_CS0_CONFIG_2 0
51#define DDR_SDRAM_CFG_MEM_EN 0x80000000
Tang Yuantian8b160bc2015-05-14 17:20:28 +080052#define SDRAM_CFG2_D_INIT 0x00000010
53#define DDR_CDR2_VREF_TRAIN_EN 0x00000080
54#define SDRAM_CFG2_FRC_SR 0x80000000
55#define SDRAM_CFG_BI 0x00000001
York Sun1006cad2015-04-29 10:35:35 -070056
Alison Wang948c6092014-12-03 15:00:48 +080057#ifdef CONFIG_RAMBOOT_PBL
58#define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1021atwr/ls102xa_pbi.cfg
59#endif
60
61#ifdef CONFIG_SD_BOOT
Alison Wangdd45cc52015-10-15 17:54:40 +080062#ifdef CONFIG_SD_BOOT_QSPI
63#define CONFIG_SYS_FSL_PBL_RCW \
64 board/freescale/ls1021atwr/ls102xa_rcw_sd_qspi.cfg
65#else
66#define CONFIG_SYS_FSL_PBL_RCW \
67 board/freescale/ls1021atwr/ls102xa_rcw_sd_ifc.cfg
68#endif
Sumit Garge2ca9432016-06-14 13:52:40 -040069
70#ifdef CONFIG_SECURE_BOOT
Sumit Garge2ca9432016-06-14 13:52:40 -040071/*
72 * HDR would be appended at end of image and copied to DDR along
73 * with U-Boot image.
74 */
Semen Protsenkod776ecf2016-11-16 19:19:06 +020075#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
Sumit Garge2ca9432016-06-14 13:52:40 -040076#endif /* ifdef CONFIG_SECURE_BOOT */
Alison Wang948c6092014-12-03 15:00:48 +080077
78#define CONFIG_SPL_TEXT_BASE 0x10000000
79#define CONFIG_SPL_MAX_SIZE 0x1a000
80#define CONFIG_SPL_STACK 0x1001d000
81#define CONFIG_SPL_PAD_TO 0x1c000
Alison Wang948c6092014-12-03 15:00:48 +080082
Tang Yuantian8b160bc2015-05-14 17:20:28 +080083#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
84 CONFIG_SYS_MONITOR_LEN)
Alison Wang948c6092014-12-03 15:00:48 +080085#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
86#define CONFIG_SPL_BSS_START_ADDR 0x80100000
87#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Sumit Garge2ca9432016-06-14 13:52:40 -040088
89#ifdef CONFIG_U_BOOT_HDR_SIZE
90/*
91 * HDR would be appended at end of image and copied to DDR along
92 * with U-Boot image. Here u-boot max. size is 512K. So if binary
93 * size increases then increase this size in case of secure boot as
94 * it uses raw u-boot image instead of fit image.
95 */
Vinitha Pillai31b11c62017-02-01 18:28:53 +053096#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
Sumit Garge2ca9432016-06-14 13:52:40 -040097#else
Vinitha Pillai31b11c62017-02-01 18:28:53 +053098#define CONFIG_SYS_MONITOR_LEN 0x100000
Sumit Garge2ca9432016-06-14 13:52:40 -040099#endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
Alison Wang948c6092014-12-03 15:00:48 +0800100#endif
101
Wang Huanddf89f92014-09-05 13:52:45 +0800102#define CONFIG_NR_DRAM_BANKS 1
103#define PHYS_SDRAM 0x80000000
104#define PHYS_SDRAM_SIZE (1u * 1024 * 1024 * 1024)
105
106#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
107#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
108
Alison Wanga5494fb2014-12-09 17:37:49 +0800109#if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \
110 !defined(CONFIG_QSPI_BOOT)
Zhao Qiangf3cc6b72014-09-26 16:25:33 +0800111#define CONFIG_U_QE
Zhao Qiang82cd8c62017-05-25 09:47:40 +0800112#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
Zhao Qiangf3cc6b72014-09-26 16:25:33 +0800113#endif
114
Wang Huanddf89f92014-09-05 13:52:45 +0800115/*
116 * IFC Definitions
117 */
Alison Wangdd45cc52015-10-15 17:54:40 +0800118#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
Wang Huanddf89f92014-09-05 13:52:45 +0800119#define CONFIG_FSL_IFC
120#define CONFIG_SYS_FLASH_BASE 0x60000000
121#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
122
123#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
124#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
125 CSPR_PORT_SIZE_16 | \
126 CSPR_MSEL_NOR | \
127 CSPR_V)
128#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
129
130/* NOR Flash Timing Params */
131#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
132 CSOR_NOR_TRHZ_80)
133#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
134 FTIM0_NOR_TEADC(0x5) | \
135 FTIM0_NOR_TAVDS(0x0) | \
136 FTIM0_NOR_TEAHC(0x5))
137#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
138 FTIM1_NOR_TRAD_NOR(0x1A) | \
139 FTIM1_NOR_TSEQRAD_NOR(0x13))
140#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
141 FTIM2_NOR_TCH(0x4) | \
142 FTIM2_NOR_TWP(0x1c) | \
143 FTIM2_NOR_TWPH(0x0e))
144#define CONFIG_SYS_NOR_FTIM3 0
145
146#define CONFIG_FLASH_CFI_DRIVER
147#define CONFIG_SYS_FLASH_CFI
148#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
149#define CONFIG_SYS_FLASH_QUIET_TEST
150#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
151
152#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
153#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
154#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
155#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
156
157#define CONFIG_SYS_FLASH_EMPTY_INFO
158#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS }
159
160#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
Yuan Yaoda17d1a2014-10-17 15:26:34 +0800161#define CONFIG_SYS_WRITE_SWAPPED_DATA
Alison Wang2145a372014-12-09 17:38:02 +0800162#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800163
164/* CPLD */
165
166#define CONFIG_SYS_CPLD_BASE 0x7fb00000
167#define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
168
169#define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
170#define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
171 CSPR_PORT_SIZE_8 | \
172 CSPR_MSEL_GPCM | \
173 CSPR_V)
174#define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
175#define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
176 CSOR_NOR_NOR_MODE_AVD_NOR | \
177 CSOR_NOR_TRHZ_80)
178
179/* CPLD Timing parameters for IFC GPCM */
180#define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xf) | \
181 FTIM0_GPCM_TEADC(0xf) | \
182 FTIM0_GPCM_TEAHC(0xf))
183#define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
184 FTIM1_GPCM_TRAD(0x3f))
185#define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
186 FTIM2_GPCM_TCH(0xf) | \
187 FTIM2_GPCM_TWP(0xff))
188#define CONFIG_SYS_FPGA_FTIM3 0x0
189#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
190#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
191#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
192#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
193#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
194#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
195#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
196#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
197#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_FPGA_CSPR_EXT
198#define CONFIG_SYS_CSPR1 CONFIG_SYS_FPGA_CSPR
199#define CONFIG_SYS_AMASK1 CONFIG_SYS_FPGA_AMASK
200#define CONFIG_SYS_CSOR1 CONFIG_SYS_FPGA_CSOR
201#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_FPGA_FTIM0
202#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_FPGA_FTIM1
203#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_FPGA_FTIM2
204#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_FPGA_FTIM3
205
206/*
207 * Serial Port
208 */
Alison Wang2a397ce2015-01-04 15:30:59 +0800209#ifdef CONFIG_LPUART
Alison Wang2a397ce2015-01-04 15:30:59 +0800210#define CONFIG_LPUART_32B_REG
211#else
Wang Huanddf89f92014-09-05 13:52:45 +0800212#define CONFIG_SYS_NS16550_SERIAL
Bin Meng06229a92016-01-13 19:38:59 -0800213#ifndef CONFIG_DM_SERIAL
Wang Huanddf89f92014-09-05 13:52:45 +0800214#define CONFIG_SYS_NS16550_REG_SIZE 1
Bin Meng06229a92016-01-13 19:38:59 -0800215#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800216#define CONFIG_SYS_NS16550_CLK get_serial_clock()
Alison Wang2a397ce2015-01-04 15:30:59 +0800217#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800218
Wang Huanddf89f92014-09-05 13:52:45 +0800219/*
220 * I2C
221 */
Wang Huanddf89f92014-09-05 13:52:45 +0800222#define CONFIG_SYS_I2C
223#define CONFIG_SYS_I2C_MXC
Albert ARIBAUD \\(3ADEV\\)eb943872015-09-21 22:43:38 +0200224#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
225#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
York Sunf1a52162015-03-20 10:20:40 -0700226#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
Wang Huanddf89f92014-09-05 13:52:45 +0800227
Alison Wangaf276f42014-10-17 15:26:35 +0800228/* EEPROM */
Alison Wangaf276f42014-10-17 15:26:35 +0800229#define CONFIG_ID_EEPROM
230#define CONFIG_SYS_I2C_EEPROM_NXID
231#define CONFIG_SYS_EEPROM_BUS_NUM 1
232#define CONFIG_SYS_I2C_EEPROM_ADDR 0x53
233#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
234#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
235#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
Alison Wangaf276f42014-10-17 15:26:35 +0800236
Wang Huanddf89f92014-09-05 13:52:45 +0800237/*
238 * MMC
239 */
Wang Huanddf89f92014-09-05 13:52:45 +0800240#define CONFIG_FSL_ESDHC
Wang Huanddf89f92014-09-05 13:52:45 +0800241
Haikun Wang8cd84372015-06-27 21:46:13 +0530242/* SPI */
Alison Wangdd45cc52015-10-15 17:54:40 +0800243#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Haikun Wang8cd84372015-06-27 21:46:13 +0530244/* QSPI */
Alison Wang2145a372014-12-09 17:38:02 +0800245#define QSPI0_AMBA_BASE 0x40000000
246#define FSL_QSPI_FLASH_SIZE (1 << 24)
247#define FSL_QSPI_FLASH_NUM 2
248
Yao Yuanad7dbd12015-09-15 18:28:20 +0800249/* DSPI */
Yao Yuanad7dbd12015-09-15 18:28:20 +0800250#endif
251
Haikun Wang8cd84372015-06-27 21:46:13 +0530252/* DM SPI */
253#if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI)
Haikun Wang8cd84372015-06-27 21:46:13 +0530254#define CONFIG_DM_SPI_FLASH
255#endif
Alison Wang2145a372014-12-09 17:38:02 +0800256
Wang Huanddf89f92014-09-05 13:52:45 +0800257/*
Wang Huan92072192014-09-05 13:52:50 +0800258 * Video
259 */
Sanchayan Maitye15479b2017-04-11 11:12:09 +0530260#ifdef CONFIG_VIDEO_FSL_DCU_FB
Wang Huan92072192014-09-05 13:52:50 +0800261#define CONFIG_VIDEO_LOGO
262#define CONFIG_VIDEO_BMP_LOGO
263
264#define CONFIG_FSL_DCU_SII9022A
265#define CONFIG_SYS_I2C_DVI_BUS_NUM 1
266#define CONFIG_SYS_I2C_DVI_ADDR 0x39
267#endif
268
269/*
Wang Huanddf89f92014-09-05 13:52:45 +0800270 * eTSEC
271 */
272#define CONFIG_TSEC_ENET
273
274#ifdef CONFIG_TSEC_ENET
275#define CONFIG_MII
276#define CONFIG_MII_DEFAULT_TSEC 1
277#define CONFIG_TSEC1 1
278#define CONFIG_TSEC1_NAME "eTSEC1"
279#define CONFIG_TSEC2 1
280#define CONFIG_TSEC2_NAME "eTSEC2"
281#define CONFIG_TSEC3 1
282#define CONFIG_TSEC3_NAME "eTSEC3"
283
284#define TSEC1_PHY_ADDR 2
285#define TSEC2_PHY_ADDR 0
286#define TSEC3_PHY_ADDR 1
287
288#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
289#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
290#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
291
292#define TSEC1_PHYIDX 0
293#define TSEC2_PHYIDX 0
294#define TSEC3_PHYIDX 0
295
296#define CONFIG_ETHPRIME "eTSEC1"
297
Wang Huanddf89f92014-09-05 13:52:45 +0800298#define CONFIG_PHY_ATHEROS
299
300#define CONFIG_HAS_ETH0
301#define CONFIG_HAS_ETH1
302#define CONFIG_HAS_ETH2
303#endif
304
Minghuan Liana4d6b612014-10-31 13:43:44 +0800305/* PCIe */
Robert P. J. Daya8099812016-05-03 19:52:49 -0400306#define CONFIG_PCIE1 /* PCIE controller 1 */
307#define CONFIG_PCIE2 /* PCIE controller 2 */
Minghuan Liana4d6b612014-10-31 13:43:44 +0800308
Minghuan Lian0c1593a2015-01-21 17:29:19 +0800309#ifdef CONFIG_PCI
Minghuan Lian0c1593a2015-01-21 17:29:19 +0800310#define CONFIG_PCI_SCAN_SHOW
Minghuan Lian0c1593a2015-01-21 17:29:19 +0800311#endif
312
Wang Huanddf89f92014-09-05 13:52:45 +0800313#define CONFIG_CMDLINE_TAG
Alison Wang948c6092014-12-03 15:00:48 +0800314
Xiubo Li563e3ce2014-11-21 17:40:57 +0800315#define CONFIG_PEN_ADDR_BIG_ENDIAN
Mingkai Hu5b0df8a2015-10-26 19:47:41 +0800316#define CONFIG_LAYERSCAPE_NS_ACCESS
Xiubo Li563e3ce2014-11-21 17:40:57 +0800317#define CONFIG_SMP_PEN_ADDR 0x01ee0200
Andre Przywara70c78932017-02-16 01:20:19 +0000318#define COUNTER_FREQUENCY 12500000
Xiubo Li563e3ce2014-11-21 17:40:57 +0800319
Wang Huanddf89f92014-09-05 13:52:45 +0800320#define CONFIG_HWCONFIG
Zhuoyu Zhangfe4f2882015-08-17 18:55:12 +0800321#define HWCONFIG_BUFFER_SIZE 256
322
323#define CONFIG_FSL_DEVICE_DISABLE
Wang Huanddf89f92014-09-05 13:52:45 +0800324
Alison Wanga999c9d2017-05-26 15:46:15 +0800325#define BOOT_TARGET_DEVICES(func) \
326 func(MMC, mmc, 0) \
327 func(USB, usb, 0)
328#include <config_distro_bootcmd.h>
Wang Huanddf89f92014-09-05 13:52:45 +0800329
Alison Wang2a397ce2015-01-04 15:30:59 +0800330#ifdef CONFIG_LPUART
331#define CONFIG_EXTRA_ENV_SETTINGS \
332 "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
Alison Wangec2ab3c2015-10-26 14:08:28 +0800333 "initrd_high=0xffffffff\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800334 "fdt_high=0xffffffff\0" \
335 "fdt_addr=0x64f00000\0" \
336 "kernel_addr=0x65000000\0" \
337 "scriptaddr=0x80000000\0" \
Sumit Garg50f14672017-06-06 20:51:31 +0530338 "scripthdraddr=0x80080000\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800339 "fdtheader_addr_r=0x80100000\0" \
340 "kernelheader_addr_r=0x80200000\0" \
341 "kernel_addr_r=0x81000000\0" \
342 "fdt_addr_r=0x90000000\0" \
343 "ramdisk_addr_r=0xa0000000\0" \
344 "load_addr=0xa0000000\0" \
345 "kernel_size=0x2800000\0" \
Shengzhou Liu7c8dbe22017-11-09 17:57:57 +0800346 "kernel_addr_sd=0x8000\0" \
347 "kernel_size_sd=0x14000\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800348 BOOTENV \
349 "boot_scripts=ls1021atwr_boot.scr\0" \
Sumit Garg50f14672017-06-06 20:51:31 +0530350 "boot_script_hdr=hdr_ls1021atwr_bs.out\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800351 "scan_dev_for_boot_part=" \
352 "part list ${devtype} ${devnum} devplist; " \
353 "env exists devplist || setenv devplist 1; " \
354 "for distro_bootpart in ${devplist}; do " \
355 "if fstype ${devtype} " \
356 "${devnum}:${distro_bootpart} " \
357 "bootfstype; then " \
358 "run scan_dev_for_boot; " \
359 "fi; " \
360 "done\0" \
Sumit Garg50f14672017-06-06 20:51:31 +0530361 "scan_dev_for_boot=" \
362 "echo Scanning ${devtype} " \
363 "${devnum}:${distro_bootpart}...; " \
364 "for prefix in ${boot_prefixes}; do " \
365 "run scan_dev_for_scripts; " \
366 "done;" \
367 "\0" \
368 "boot_a_script=" \
369 "load ${devtype} ${devnum}:${distro_bootpart} " \
370 "${scriptaddr} ${prefix}${script}; " \
371 "env exists secureboot && load ${devtype} " \
372 "${devnum}:${distro_bootpart} " \
373 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
374 "&& esbc_validate ${scripthdraddr};" \
375 "source ${scriptaddr}\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800376 "installer=load mmc 0:2 $load_addr " \
377 "/flex_installer_arm32.itb; " \
378 "bootm $load_addr#ls1021atwr\0" \
379 "qspi_bootcmd=echo Trying load from qspi..;" \
380 "sf probe && sf read $load_addr " \
381 "$kernel_addr $kernel_size && bootm $load_addr#$board\0" \
382 "nor_bootcmd=echo Trying load from nor..;" \
383 "cp.b $kernel_addr $load_addr " \
384 "$kernel_size && bootm $load_addr#$board\0"
Alison Wang2a397ce2015-01-04 15:30:59 +0800385#else
Wang Huanddf89f92014-09-05 13:52:45 +0800386#define CONFIG_EXTRA_ENV_SETTINGS \
387 "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
Alison Wangec2ab3c2015-10-26 14:08:28 +0800388 "initrd_high=0xffffffff\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800389 "fdt_high=0xffffffff\0" \
390 "fdt_addr=0x64f00000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530391 "kernel_addr=0x61000000\0" \
392 "kernelheader_addr=0x60800000\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800393 "scriptaddr=0x80000000\0" \
Sumit Garg50f14672017-06-06 20:51:31 +0530394 "scripthdraddr=0x80080000\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800395 "fdtheader_addr_r=0x80100000\0" \
396 "kernelheader_addr_r=0x80200000\0" \
397 "kernel_addr_r=0x81000000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530398 "kernelheader_size=0x40000\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800399 "fdt_addr_r=0x90000000\0" \
400 "ramdisk_addr_r=0xa0000000\0" \
401 "load_addr=0xa0000000\0" \
402 "kernel_size=0x2800000\0" \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530403 "kernel_addr_sd=0x8000\0" \
404 "kernel_size_sd=0x14000\0" \
405 "kernelhdr_addr_sd=0x4000\0" \
406 "kernelhdr_size_sd=0x10\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800407 BOOTENV \
408 "boot_scripts=ls1021atwr_boot.scr\0" \
Sumit Garg50f14672017-06-06 20:51:31 +0530409 "boot_script_hdr=hdr_ls1021atwr_bs.out\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800410 "scan_dev_for_boot_part=" \
411 "part list ${devtype} ${devnum} devplist; " \
412 "env exists devplist || setenv devplist 1; " \
413 "for distro_bootpart in ${devplist}; do " \
414 "if fstype ${devtype} " \
415 "${devnum}:${distro_bootpart} " \
416 "bootfstype; then " \
417 "run scan_dev_for_boot; " \
418 "fi; " \
419 "done\0" \
Sumit Garg50f14672017-06-06 20:51:31 +0530420 "scan_dev_for_boot=" \
421 "echo Scanning ${devtype} " \
422 "${devnum}:${distro_bootpart}...; " \
423 "for prefix in ${boot_prefixes}; do " \
424 "run scan_dev_for_scripts; " \
425 "done;" \
426 "\0" \
427 "boot_a_script=" \
428 "load ${devtype} ${devnum}:${distro_bootpart} " \
429 "${scriptaddr} ${prefix}${script}; " \
430 "env exists secureboot && load ${devtype} " \
431 "${devnum}:${distro_bootpart} " \
432 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
433 "&& esbc_validate ${scripthdraddr};" \
434 "source ${scriptaddr}\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800435 "qspi_bootcmd=echo Trying load from qspi..;" \
436 "sf probe && sf read $load_addr " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530437 "$kernel_addr $kernel_size; env exists secureboot " \
438 "&& sf read $kernelheader_addr_r $kernelheader_addr " \
439 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
440 "bootm $load_addr#$board\0" \
Alison Wanga999c9d2017-05-26 15:46:15 +0800441 "nor_bootcmd=echo Trying load from nor..;" \
442 "cp.b $kernel_addr $load_addr " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530443 "$kernel_size; env exists secureboot " \
444 "&& cp.b $kernelheader_addr $kernelheader_addr_r " \
445 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
446 "bootm $load_addr#$board\0" \
Shengzhou Liu7c8dbe22017-11-09 17:57:57 +0800447 "sd_bootcmd=echo Trying load from SD ..;" \
448 "mmcinfo && mmc read $load_addr " \
449 "$kernel_addr_sd $kernel_size_sd && " \
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530450 "env exists secureboot && mmc read $kernelheader_addr_r " \
451 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
452 " && esbc_validate ${kernelheader_addr_r};" \
Shengzhou Liu7c8dbe22017-11-09 17:57:57 +0800453 "bootm $load_addr#$board\0"
Alison Wang2a397ce2015-01-04 15:30:59 +0800454#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800455
Alison Wanga999c9d2017-05-26 15:46:15 +0800456#undef CONFIG_BOOTCOMMAND
457#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530458#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd" \
459 "env exists secureboot && esbc_halt"
Shengzhou Liu7c8dbe22017-11-09 17:57:57 +0800460#elif defined(CONFIG_SD_BOOT)
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530461#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; " \
462 "env exists secureboot && esbc_halt;"
Alison Wanga999c9d2017-05-26 15:46:15 +0800463#else
Vinitha Pillai-B572230c6e10a2017-11-22 10:38:35 +0530464#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd;" \
465 "env exists secureboot && esbc_halt;"
Alison Wanga999c9d2017-05-26 15:46:15 +0800466#endif
467
Wang Huanddf89f92014-09-05 13:52:45 +0800468/*
469 * Miscellaneous configurable options
470 */
Wang Huanddf89f92014-09-05 13:52:45 +0800471
Wang Huanddf89f92014-09-05 13:52:45 +0800472#define CONFIG_SYS_MEMTEST_START 0x80000000
473#define CONFIG_SYS_MEMTEST_END 0x9fffffff
474
475#define CONFIG_SYS_LOAD_ADDR 0x82000000
Wang Huanddf89f92014-09-05 13:52:45 +0800476
Xiubo Li03d40aa2014-11-21 17:40:59 +0800477#define CONFIG_LS102XA_STREAM_ID
478
Wang Huanddf89f92014-09-05 13:52:45 +0800479#define CONFIG_SYS_INIT_SP_OFFSET \
480 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
481#define CONFIG_SYS_INIT_SP_ADDR \
482 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
483
Alison Wang948c6092014-12-03 15:00:48 +0800484#ifdef CONFIG_SPL_BUILD
485#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
486#else
Wang Huanddf89f92014-09-05 13:52:45 +0800487#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Alison Wang948c6092014-12-03 15:00:48 +0800488#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800489
Alison Wang27666082017-05-16 10:45:57 +0800490#define CONFIG_SYS_QE_FW_ADDR 0x60940000
Zhao Qiangf3cc6b72014-09-26 16:25:33 +0800491
Wang Huanddf89f92014-09-05 13:52:45 +0800492/*
493 * Environment
494 */
495#define CONFIG_ENV_OVERWRITE
496
Alison Wang948c6092014-12-03 15:00:48 +0800497#if defined(CONFIG_SD_BOOT)
Alison Wang27666082017-05-16 10:45:57 +0800498#define CONFIG_ENV_OFFSET 0x300000
Alison Wang948c6092014-12-03 15:00:48 +0800499#define CONFIG_SYS_MMC_ENV_DEV 0
500#define CONFIG_ENV_SIZE 0x20000
Alison Wang2145a372014-12-09 17:38:02 +0800501#elif defined(CONFIG_QSPI_BOOT)
Alison Wang2145a372014-12-09 17:38:02 +0800502#define CONFIG_ENV_SIZE 0x2000
Alison Wang27666082017-05-16 10:45:57 +0800503#define CONFIG_ENV_OFFSET 0x300000
Alison Wang2145a372014-12-09 17:38:02 +0800504#define CONFIG_ENV_SECT_SIZE 0x10000
Alison Wang948c6092014-12-03 15:00:48 +0800505#else
Alison Wang27666082017-05-16 10:45:57 +0800506#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x300000)
Wang Huanddf89f92014-09-05 13:52:45 +0800507#define CONFIG_ENV_SIZE 0x20000
508#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
Alison Wang948c6092014-12-03 15:00:48 +0800509#endif
Wang Huanddf89f92014-09-05 13:52:45 +0800510
Ruchika Gupta901ae762014-10-15 11:39:06 +0530511#define CONFIG_MISC_INIT_R
512
Aneesh Bansal962021a2016-01-22 16:37:22 +0530513#include <asm/fsl_secure_boot.h>
Alison Wang13b0bb82016-01-15 15:29:32 +0800514#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Ruchika Gupta901ae762014-10-15 11:39:06 +0530515
Wang Huanddf89f92014-09-05 13:52:45 +0800516#endif