blob: ee870f916f559fcf13677e0d47e3a3da4ce2579b [file] [log] [blame]
wdenkc4cbd342005-01-09 18:21:42 +00001/*
2 * Configuation settings for the Sentec Cobra Board.
3 *
4 * (C) Copyright 2003 Josef Baumgartner <josef.baumgartner@telex.de>
5 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02006 * SPDX-License-Identifier: GPL-2.0+
wdenkc4cbd342005-01-09 18:21:42 +00007 */
8
9/* ---
Bin Meng75574052016-02-05 19:30:11 -080010 * Version: U-Boot 1.0.0 - initial release for Sentec COBRA5272 board
wdenkc4cbd342005-01-09 18:21:42 +000011 * Date: 2004-03-29
12 * Author: Florian Schlote
13 *
14 * For a description of configuration options please refer also to the
15 * general u-boot-1.x.x/README file
16 * ---
17 */
18
19/* ---
20 * board/config.h - configuration options, board specific
21 * ---
22 */
23
24#ifndef _CONFIG_COBRA5272_H
25#define _CONFIG_COBRA5272_H
26
27/* ---
wdenkc4cbd342005-01-09 18:21:42 +000028 * Defines processor clock - important for correct timings concerning serial
29 * interface etc.
wdenkc4cbd342005-01-09 18:21:42 +000030 * ---
31 */
32
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020033#define CONFIG_SYS_CLK 66000000
34#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
wdenkc4cbd342005-01-09 18:21:42 +000035
36/* ---
37 * Enable use of Ethernet
38 * ---
39 */
TsiChungLiewcfa2b482007-08-15 19:41:06 -050040#define CONFIG_MCFFEC
wdenkc4cbd342005-01-09 18:21:42 +000041
TsiChungLiewcfa2b482007-08-15 19:41:06 -050042/* Enable Dma Timer */
43#define CONFIG_MCFTMR
wdenkc4cbd342005-01-09 18:21:42 +000044
45/* ---
46 * Define baudrate for UART1 (console output, tftp, ...)
47 * default value of CONFIG_BAUDRATE for Sentec board: 19200 baud
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020048 * CONFIG_SYS_BAUDRATE_TABLE defines values that can be selected in u-boot command
wdenkc4cbd342005-01-09 18:21:42 +000049 * interface
50 * ---
51 */
52
TsiChungLiewcfa2b482007-08-15 19:41:06 -050053#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020054#define CONFIG_SYS_UART_PORT (0)
wdenkc4cbd342005-01-09 18:21:42 +000055
56/* ---
57 * set "#if 0" to "#if 1" if (Hardware)-WATCHDOG should be enabled & change
58 * timeout acc. to your needs
59 * #define CONFIG_WATCHDOG_TIMEOUT x , x is timeout in milliseconds, e. g. 10000
60 * for 10 sec
61 * ---
62 */
63
64#if 0
65#define CONFIG_WATCHDOG
66#define CONFIG_WATCHDOG_TIMEOUT 10000 /* timeout in milliseconds */
67#endif
68
69/* ---
70 * CONFIG_MONITOR_IS_IN_RAM defines if u-boot is started from a different
71 * bootloader residing in flash ('chainloading'); if you want to use
72 * chainloading or want to compile a u-boot binary that can be loaded into
73 * RAM via BDM set
Wolfgang Denka1be4762008-05-20 16:00:29 +020074 * "#if 0" to "#if 1"
wdenkc4cbd342005-01-09 18:21:42 +000075 * You will need a first stage bootloader then, e. g. colilo or a working BDM
76 * cable (Background Debug Mode)
77 *
78 * Setting #if 0: u-boot will start from flash and relocate itself to RAM
79 *
Wolfgang Denk0708bc62010-10-07 21:51:12 +020080 * Please do not forget to modify the setting of CONFIG_SYS_TEXT_BASE
wdenkc4cbd342005-01-09 18:21:42 +000081 * in board/cobra5272/config.mk accordingly (#if 0: 0xffe00000; #if 1: 0x20000)
82 *
83 * ---
84 */
85
86#if 0
87#define CONFIG_MONITOR_IS_IN_RAM /* monitor is started from a preloader */
88#endif
89
90/* ---
91 * Configuration for environment
92 * Environment is embedded in u-boot in the second sector of the flash
93 * ---
94 */
95
96#ifndef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +020097#define CONFIG_ENV_OFFSET 0x4000
98#define CONFIG_ENV_SECT_SIZE 0x2000
wdenkc4cbd342005-01-09 18:21:42 +000099#else
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200100#define CONFIG_ENV_ADDR 0xffe04000
101#define CONFIG_ENV_SECT_SIZE 0x2000
wdenkc4cbd342005-01-09 18:21:42 +0000102#endif
103
angelo@sysam.it6312a952015-03-29 22:54:16 +0200104#define LDS_BOARD_TEXT \
Simon Glass547cb402017-08-03 12:21:49 -0600105 . = DEFINED(env_offset) ? env_offset : .; \
106 env/embedded.o(.text);
Jon Loeliger37ec35e2007-07-04 22:31:56 -0500107
108/*
Jon Loeligere54e77a2007-07-10 09:29:01 -0500109 * BOOTP options
110 */
111#define CONFIG_BOOTP_BOOTFILESIZE
Jon Loeligere54e77a2007-07-10 09:29:01 -0500112
Jon Loeligere54e77a2007-07-10 09:29:01 -0500113/*
Jon Loeliger37ec35e2007-07-04 22:31:56 -0500114 * Command line configuration.
wdenkc4cbd342005-01-09 18:21:42 +0000115 */
wdenkc4cbd342005-01-09 18:21:42 +0000116
TsiChungLiewcfa2b482007-08-15 19:41:06 -0500117#ifdef CONFIG_MCFFEC
TsiChungLiewcfa2b482007-08-15 19:41:06 -0500118# define CONFIG_MII 1
TsiChung Liewb3162452008-03-30 01:22:13 -0500119# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200120# define CONFIG_SYS_DISCOVER_PHY
121# define CONFIG_SYS_RX_ETH_BUFFER 8
122# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiewcfa2b482007-08-15 19:41:06 -0500123
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200124# define CONFIG_SYS_FEC0_PINMUX 0
125# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
Wolfgang Denka1be4762008-05-20 16:00:29 +0200126# define MCFFEC_TOUT_LOOP 50000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200127/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
128# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiewcfa2b482007-08-15 19:41:06 -0500129# define FECDUPLEX FULL
130# define FECSPEED _100BASET
131# else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200132# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
133# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiewcfa2b482007-08-15 19:41:06 -0500134# endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200135# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiewcfa2b482007-08-15 19:41:06 -0500136#endif
wdenkc4cbd342005-01-09 18:21:42 +0000137
138/*
139 *-----------------------------------------------------------------------------
140 * Define user parameters that have to be customized most likely
141 *-----------------------------------------------------------------------------
142 */
143
144/*AUTOBOOT settings - booting images automatically by u-boot after power on*/
145
wdenkc4cbd342005-01-09 18:21:42 +0000146/* The following settings will be contained in the environment block ; if you
147want to use a neutral environment all those settings can be manually set in
148u-boot: 'set' command */
149
150#if 0
151
152#define CONFIG_BOOTCOMMAND "bootm 0xffe80000" /*Autoboto command, please
153enter a valid image address in flash */
154
wdenkc4cbd342005-01-09 18:21:42 +0000155/* User network settings */
156
wdenkc4cbd342005-01-09 18:21:42 +0000157#define CONFIG_IPADDR 192.168.100.2 /* default board IP address */
158#define CONFIG_SERVERIP 192.168.100.1 /* default tftp server IP address */
159
160#endif
161
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200162#define CONFIG_SYS_LOAD_ADDR 0x20000 /*Defines default RAM address
wdenkc4cbd342005-01-09 18:21:42 +0000163from which user programs will be started */
164
165/*---*/
166
wdenkc4cbd342005-01-09 18:21:42 +0000167/*
168 *-----------------------------------------------------------------------------
169 * End of user parameters to be customized
170 *-----------------------------------------------------------------------------
171 */
172
173/* ---
174 * Defines memory range for test
175 * ---
176 */
177
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200178#define CONFIG_SYS_MEMTEST_START 0x400
179#define CONFIG_SYS_MEMTEST_END 0x380000
wdenkc4cbd342005-01-09 18:21:42 +0000180
181/* ---
182 * Low Level Configuration Settings
183 * (address mappings, register initial values, etc.)
184 * You should know what you are doing if you make changes here.
185 * ---
186 */
187
188/* ---
189 * Base register address
190 * ---
191 */
192
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200193#define CONFIG_SYS_MBAR 0x10000000 /* Register Base Addrs */
wdenkc4cbd342005-01-09 18:21:42 +0000194
195/* ---
196 * System Conf. Reg. & System Protection Reg.
197 * ---
198 */
199
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200200#define CONFIG_SYS_SCR 0x0003
201#define CONFIG_SYS_SPR 0xffff
wdenkc4cbd342005-01-09 18:21:42 +0000202
203/* ---
204 * Ethernet settings
205 * ---
206 */
207
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200208#define CONFIG_SYS_DISCOVER_PHY
209#define CONFIG_SYS_ENET_BD_BASE 0x780000
wdenkc4cbd342005-01-09 18:21:42 +0000210
211/*-----------------------------------------------------------------------
212 * Definitions for initial stack pointer and data area (in internal SRAM)
213 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200214#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200215#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in internal SRAM */
Wolfgang Denk0191e472010-10-26 14:34:52 +0200216#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200217#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
wdenkc4cbd342005-01-09 18:21:42 +0000218
219/*-----------------------------------------------------------------------
220 * Start addresses for the final memory configuration
221 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200222 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
wdenkc4cbd342005-01-09 18:21:42 +0000223 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200224#define CONFIG_SYS_SDRAM_BASE 0x00000000
wdenkc4cbd342005-01-09 18:21:42 +0000225
226/*
227 *-------------------------------------------------------------------------
228 * RAM SIZE (is defined above)
229 *-----------------------------------------------------------------------
230 */
231
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200232/* #define CONFIG_SYS_SDRAM_SIZE 16 */
wdenkc4cbd342005-01-09 18:21:42 +0000233
234/*
235 *-----------------------------------------------------------------------
236 */
237
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200238#define CONFIG_SYS_FLASH_BASE 0xffe00000
wdenkc4cbd342005-01-09 18:21:42 +0000239
240#ifdef CONFIG_MONITOR_IS_IN_RAM
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200241#define CONFIG_SYS_MONITOR_BASE 0x20000
wdenkc4cbd342005-01-09 18:21:42 +0000242#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200243#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
wdenkc4cbd342005-01-09 18:21:42 +0000244#endif
245
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200246#define CONFIG_SYS_MONITOR_LEN 0x20000
247#define CONFIG_SYS_MALLOC_LEN (256 << 10)
248#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
wdenkc4cbd342005-01-09 18:21:42 +0000249
250/*
251 * For booting Linux, the board info and command line data
252 * have to be in the first 8 MB of memory, since this is
253 * the maximum mapped by the Linux kernel during initialization ??
254 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200255#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
wdenkc4cbd342005-01-09 18:21:42 +0000256
257/*-----------------------------------------------------------------------
258 * FLASH organization
259 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200260#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
261#define CONFIG_SYS_MAX_FLASH_SECT 11 /* max number of sectors on one chip */
262#define CONFIG_SYS_FLASH_ERASE_TOUT 1000 /* flash timeout */
wdenkc4cbd342005-01-09 18:21:42 +0000263
264/*-----------------------------------------------------------------------
265 * Cache Configuration
266 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200267#define CONFIG_SYS_CACHELINE_SIZE 16
wdenkc4cbd342005-01-09 18:21:42 +0000268
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600269#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200270 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600271#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200272 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600273#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI)
274#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
275 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
276 CF_ACR_EN | CF_ACR_SM_ALL)
277#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \
278 CF_CACR_DISD | CF_CACR_INVI | \
279 CF_CACR_CEIB | CF_CACR_DCM | \
280 CF_CACR_EUSP)
281
wdenkc4cbd342005-01-09 18:21:42 +0000282/*-----------------------------------------------------------------------
283 * Memory bank definitions
284 *
285 * Please refer also to Motorola Coldfire user manual - Chapter XXX
286 * <http://e-www.motorola.com/files/dsp/doc/ref_manual/MCF5272UM.pdf>
287 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200288#define CONFIG_SYS_BR0_PRELIM 0xFFE00201
289#define CONFIG_SYS_OR0_PRELIM 0xFFE00014
wdenkc4cbd342005-01-09 18:21:42 +0000290
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200291#define CONFIG_SYS_BR1_PRELIM 0
292#define CONFIG_SYS_OR1_PRELIM 0
wdenkc4cbd342005-01-09 18:21:42 +0000293
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200294#define CONFIG_SYS_BR2_PRELIM 0
295#define CONFIG_SYS_OR2_PRELIM 0
wdenkc4cbd342005-01-09 18:21:42 +0000296
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200297#define CONFIG_SYS_BR3_PRELIM 0
298#define CONFIG_SYS_OR3_PRELIM 0
wdenkc4cbd342005-01-09 18:21:42 +0000299
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200300#define CONFIG_SYS_BR4_PRELIM 0
301#define CONFIG_SYS_OR4_PRELIM 0
wdenkc4cbd342005-01-09 18:21:42 +0000302
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200303#define CONFIG_SYS_BR5_PRELIM 0
304#define CONFIG_SYS_OR5_PRELIM 0
wdenkc4cbd342005-01-09 18:21:42 +0000305
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200306#define CONFIG_SYS_BR6_PRELIM 0
307#define CONFIG_SYS_OR6_PRELIM 0
wdenkc4cbd342005-01-09 18:21:42 +0000308
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200309#define CONFIG_SYS_BR7_PRELIM 0x00000701
310#define CONFIG_SYS_OR7_PRELIM 0xFF00007C
wdenkc4cbd342005-01-09 18:21:42 +0000311
312/*-----------------------------------------------------------------------
313 * LED config
314 */
315#define LED_STAT_0 0xffff /*all LEDs off*/
316#define LED_STAT_1 0xfffe
317#define LED_STAT_2 0xfffd
318#define LED_STAT_3 0xfffb
319#define LED_STAT_4 0xfff7
320#define LED_STAT_5 0xffef
321#define LED_STAT_6 0xffdf
322#define LED_STAT_7 0xff00 /*all LEDs on*/
323
324/*-----------------------------------------------------------------------
325 * Port configuration (GPIO)
326 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200327#define CONFIG_SYS_PACNT 0x00000000 /* PortA control reg.: All pins are external
wdenkc4cbd342005-01-09 18:21:42 +0000328GPIO*/
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200329#define CONFIG_SYS_PADDR 0x00FF /* PortA direction reg.: PA7 to PA0 are outputs
wdenkc4cbd342005-01-09 18:21:42 +0000330(1^=output, 0^=input) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200331#define CONFIG_SYS_PADAT LED_STAT_0 /* PortA value reg.: Turn all LED off */
332#define CONFIG_SYS_PBCNT 0x55554155 /* PortB control reg.: Ethernet/UART
wdenkc4cbd342005-01-09 18:21:42 +0000333configuration */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200334#define CONFIG_SYS_PBDDR 0x0000 /* PortB direction: All pins configured as inputs */
335#define CONFIG_SYS_PBDAT 0x0000 /* PortB value reg. */
336#define CONFIG_SYS_PDCNT 0x00000000 /* PortD control reg. */
wdenkc4cbd342005-01-09 18:21:42 +0000337
338#endif /* _CONFIG_COBRA5272_H */