blob: 6f3f2eb882d84e8b018b5c0d503222b5fe4d6100 [file] [log] [blame]
Stelian Pop61e69d72008-05-08 20:52:22 +02001/*
2 * (C) Copyright 2007-2008
Stelian Pop5ee0c7f2011-11-01 00:00:39 +01003 * Stelian Pop <stelian@popies.net>
Stelian Pop61e69d72008-05-08 20:52:22 +02004 * Lead Tech Design <www.leadtechdesign.com>
5 *
6 * Configuation settings for the AT91SAM9261EK board.
7 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02008 * SPDX-License-Identifier: GPL-2.0+
Stelian Pop61e69d72008-05-08 20:52:22 +02009 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
14/* ARM asynchronous clock */
Xu, Hong0a614942011-07-31 22:49:00 +000015#define CONFIG_SYS_AT91_SLOW_CLOCK 32768 /* slow clock xtal */
Achim Ehrlich443873d2010-02-24 10:29:16 +010016#define CONFIG_SYS_AT91_MAIN_CLOCK 18432000 /* 18.432 MHz crystal */
Stelian Pop61e69d72008-05-08 20:52:22 +020017
Xu, Hong0a614942011-07-31 22:49:00 +000018#ifdef CONFIG_AT91SAM9G10
19#define CONFIG_AT91SAM9G10EK /* It's an Atmel AT91SAM9G10 EK*/
Sedji Gaouaou97a031b2009-06-25 17:04:15 +020020#else
Xu, Hong0a614942011-07-31 22:49:00 +000021#define CONFIG_AT91SAM9261EK /* It's an Atmel AT91SAM9261 EK*/
Sedji Gaouaou97a031b2009-06-25 17:04:15 +020022#endif
Xu, Hong0a614942011-07-31 22:49:00 +000023
24#include <asm/hardware.h>
25
Xu, Hong0a614942011-07-31 22:49:00 +000026#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
27#define CONFIG_SETUP_MEMORY_TAGS
28#define CONFIG_INITRD_TAG
Stelian Pop61e69d72008-05-08 20:52:22 +020029
30#define CONFIG_SKIP_LOWLEVEL_INIT
Stelian Pop61e69d72008-05-08 20:52:22 +020031
Xu, Hong0a614942011-07-31 22:49:00 +000032#define CONFIG_ATMEL_LEGACY
Xu, Hong0a614942011-07-31 22:49:00 +000033
Stelian Pop61e69d72008-05-08 20:52:22 +020034/*
35 * Hardware drivers
36 */
Xu, Hong0a614942011-07-31 22:49:00 +000037
Stelian Pop905ed222008-05-08 14:52:30 +020038/* LCD */
Stelian Pop905ed222008-05-08 14:52:30 +020039#define LCD_BPP LCD_COLOR8
Xu, Hong0a614942011-07-31 22:49:00 +000040#define CONFIG_LCD_LOGO
Stelian Pop905ed222008-05-08 14:52:30 +020041#undef LCD_TEST_PATTERN
Xu, Hong0a614942011-07-31 22:49:00 +000042#define CONFIG_LCD_INFO
43#define CONFIG_LCD_INFO_BELOW_LOGO
Xu, Hong0a614942011-07-31 22:49:00 +000044#define CONFIG_ATMEL_LCD
Sedji Gaouaou97a031b2009-06-25 17:04:15 +020045#ifdef CONFIG_AT91SAM9261EK
Xu, Hong0a614942011-07-31 22:49:00 +000046#define CONFIG_ATMEL_LCD_BGR555
Sedji Gaouaou97a031b2009-06-25 17:04:15 +020047#endif
Xu, Hong0a614942011-07-31 22:49:00 +000048
Stelian Pop61e69d72008-05-08 20:52:22 +020049/*
50 * BOOTP options
51 */
Xu, Hong0a614942011-07-31 22:49:00 +000052#define CONFIG_BOOTP_BOOTFILESIZE
Stelian Pop61e69d72008-05-08 20:52:22 +020053
Stelian Pop61e69d72008-05-08 20:52:22 +020054/* SDRAM */
55#define CONFIG_NR_DRAM_BANKS 1
Xu, Hong0a614942011-07-31 22:49:00 +000056#define CONFIG_SYS_SDRAM_BASE 0x20000000
57#define CONFIG_SYS_SDRAM_SIZE 0x04000000
58#define CONFIG_SYS_INIT_SP_ADDR \
Wenyou.Yang@microchip.comb59fe682017-07-21 13:28:40 +080059 (ATMEL_BASE_SRAM + 16 * 1024 - GENERATED_GBL_DATA_SIZE)
Stelian Pop61e69d72008-05-08 20:52:22 +020060
61/* NAND flash */
Jean-Christophe PLAGNIOL-VILLARDc9539ba2009-03-22 10:22:34 +010062#ifdef CONFIG_CMD_NAND
63#define CONFIG_NAND_ATMEL
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020064#define CONFIG_SYS_MAX_NAND_DEVICE 1
65#define CONFIG_SYS_NAND_BASE 0x40000000
Xu, Hong0a614942011-07-31 22:49:00 +000066#define CONFIG_SYS_NAND_DBW_8
Jean-Christophe PLAGNIOL-VILLARDc9539ba2009-03-22 10:22:34 +010067/* our ALE is AD22 */
68#define CONFIG_SYS_NAND_MASK_ALE (1 << 22)
69/* our CLE is AD21 */
70#define CONFIG_SYS_NAND_MASK_CLE (1 << 21)
71#define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PC14
72#define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PC15
Wolfgang Denk1f797742009-07-18 21:52:24 +020073
Jean-Christophe PLAGNIOL-VILLARDc9539ba2009-03-22 10:22:34 +010074#endif
Stelian Pop61e69d72008-05-08 20:52:22 +020075
Stelian Pop61e69d72008-05-08 20:52:22 +020076/* Ethernet */
Xu, Hong0a614942011-07-31 22:49:00 +000077#define CONFIG_DRIVER_DM9000
Stelian Pop61e69d72008-05-08 20:52:22 +020078#define CONFIG_DM9000_BASE 0x30000000
79#define DM9000_IO CONFIG_DM9000_BASE
80#define DM9000_DATA (CONFIG_DM9000_BASE + 4)
Xu, Hong0a614942011-07-31 22:49:00 +000081#define CONFIG_DM9000_USE_16BIT
82#define CONFIG_DM9000_NO_SROM
Stelian Pop61e69d72008-05-08 20:52:22 +020083#define CONFIG_NET_RETRY_COUNT 20
Xu, Hong0a614942011-07-31 22:49:00 +000084#define CONFIG_RESET_PHY_R
Stelian Pop61e69d72008-05-08 20:52:22 +020085
86/* USB */
Jean-Christophe PLAGNIOL-VILLARDd42643f2009-03-27 23:26:44 +010087#define CONFIG_USB_ATMEL
Bo Shen4a985df2013-10-21 16:14:00 +080088#define CONFIG_USB_ATMEL_CLK_SEL_PLLB
Xu, Hong0a614942011-07-31 22:49:00 +000089#define CONFIG_USB_OHCI_NEW
Xu, Hong0a614942011-07-31 22:49:00 +000090#define CONFIG_SYS_USB_OHCI_CPU_INIT
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020091#define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00500000 /* AT91SAM9261_UHP_BASE */
Sedji Gaouaou97a031b2009-06-25 17:04:15 +020092#ifdef CONFIG_AT91SAM9G10EK
93#define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9g10"
94#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020095#define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9261"
Sedji Gaouaou97a031b2009-06-25 17:04:15 +020096#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020097#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
Stelian Pop61e69d72008-05-08 20:52:22 +020098
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020099#define CONFIG_SYS_LOAD_ADDR 0x22000000 /* load address */
Stelian Pop61e69d72008-05-08 20:52:22 +0200100
Xu, Hong0a614942011-07-31 22:49:00 +0000101#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200102#define CONFIG_SYS_MEMTEST_END 0x23e00000
Stelian Pop61e69d72008-05-08 20:52:22 +0200103
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200104#ifdef CONFIG_SYS_USE_DATAFLASH_CS0
Stelian Pop61e69d72008-05-08 20:52:22 +0200105
106/* bootstrap + u-boot + env + linux in dataflash on CS0 */
Nicolas Ferre09e10902008-12-06 13:11:14 +0100107#define CONFIG_ENV_OFFSET 0x4200
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200108#define CONFIG_ENV_SIZE 0x4200
Wenyou.Yang@microchip.comb59fe682017-07-21 13:28:40 +0800109#define CONFIG_ENV_SECT_SIZE 0x210
110#define CONFIG_ENV_SPI_MAX_HZ 15000000
111#define CONFIG_BOOTCOMMAND "sf probe 0; " \
112 "sf read 0x22000000 0x84000 0x294000; " \
113 "bootm 0x22000000"
Stelian Pop61e69d72008-05-08 20:52:22 +0200114
Nicolas Ferre09e10902008-12-06 13:11:14 +0100115#elif CONFIG_SYS_USE_DATAFLASH_CS3
116
117/* bootstrap + u-boot + env + linux in dataflash on CS3 */
Nicolas Ferre09e10902008-12-06 13:11:14 +0100118#define CONFIG_ENV_OFFSET 0x4200
Nicolas Ferre09e10902008-12-06 13:11:14 +0100119#define CONFIG_ENV_SIZE 0x4200
Wenyou.Yang@microchip.comb59fe682017-07-21 13:28:40 +0800120#define CONFIG_ENV_SECT_SIZE 0x210
121#define CONFIG_ENV_SPI_MAX_HZ 15000000
122#define CONFIG_BOOTCOMMAND "sf probe 0:3; " \
123 "sf read 0x22000000 0x84000 0x294000; " \
124 "bootm 0x22000000"
Nicolas Ferre09e10902008-12-06 13:11:14 +0100125
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200126#else /* CONFIG_SYS_USE_NANDFLASH */
Stelian Pop61e69d72008-05-08 20:52:22 +0200127
128/* bootstrap + u-boot + env + linux in nandflash */
Wenyou.Yang@microchip.comb59fe682017-07-21 13:28:40 +0800129#define CONFIG_ENV_OFFSET 0x120000
Bo Shena8fd0632013-02-20 00:16:25 +0000130#define CONFIG_ENV_OFFSET_REDUND 0x100000
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200131#define CONFIG_ENV_SIZE 0x20000 /* 1 sector = 128 kB */
Bo Shena8fd0632013-02-20 00:16:25 +0000132#define CONFIG_BOOTCOMMAND "nand read 0x22000000 0x200000 0x300000; bootm"
Stelian Pop61e69d72008-05-08 20:52:22 +0200133#endif
134
Stelian Pop61e69d72008-05-08 20:52:22 +0200135/*
136 * Size of malloc() pool
137 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200138#define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + 128*1024, 0x1000)
Stelian Pop61e69d72008-05-08 20:52:22 +0200139
Stelian Pop61e69d72008-05-08 20:52:22 +0200140#endif