blob: 2a198e5cc3560653c14eadbeac037f98a43a9d8e [file] [log] [blame]
TsiChungLiewb859ef12007-08-16 19:23:50 -05001/*
2 * Configuation settings for the Freescale MCF5329 FireEngine board.
3 *
4 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
TsiChungLiewb859ef12007-08-16 19:23:50 -05008 */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
14#ifndef _M5235EVB_H
15#define _M5235EVB_H
16
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
TsiChungLiewb859ef12007-08-16 19:23:50 -050021
TsiChungLiewb859ef12007-08-16 19:23:50 -050022#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020023#define CONFIG_SYS_UART_PORT (0)
TsiChungLiewb859ef12007-08-16 19:23:50 -050024#define CONFIG_BAUDRATE 115200
TsiChungLiewb859ef12007-08-16 19:23:50 -050025
26#undef CONFIG_WATCHDOG
27#define CONFIG_WATCHDOG_TIMEOUT 5000 /* timeout in milliseconds, max timeout is 6.71sec */
28
29/*
30 * BOOTP options
31 */
32#define CONFIG_BOOTP_BOOTFILESIZE
33#define CONFIG_BOOTP_BOOTPATH
34#define CONFIG_BOOTP_GATEWAY
35#define CONFIG_BOOTP_HOSTNAME
36
37/* Command line configuration */
TsiChungLiewb859ef12007-08-16 19:23:50 -050038#define CONFIG_CMD_CACHE
39#define CONFIG_CMD_DHCP
TsiChungLiewb859ef12007-08-16 19:23:50 -050040#define CONFIG_CMD_I2C
TsiChungLiewb859ef12007-08-16 19:23:50 -050041#define CONFIG_CMD_MII
TsiChungLiewb859ef12007-08-16 19:23:50 -050042#define CONFIG_CMD_PCI
43#define CONFIG_CMD_PING
44#define CONFIG_CMD_REGINFO
45
TsiChungLiewb859ef12007-08-16 19:23:50 -050046
47#define CONFIG_MCFFEC
48#ifdef CONFIG_MCFFEC
TsiChungLiewb859ef12007-08-16 19:23:50 -050049# define CONFIG_MII 1
TsiChung Liewb3162452008-03-30 01:22:13 -050050# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020051# define CONFIG_SYS_DISCOVER_PHY
52# define CONFIG_SYS_RX_ETH_BUFFER 8
53# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiewb859ef12007-08-16 19:23:50 -050054
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020055# define CONFIG_SYS_FEC0_PINMUX 0
56# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
Wolfgang Denka1be4762008-05-20 16:00:29 +020057# define MCFFEC_TOUT_LOOP 50000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020058/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
59# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiewb859ef12007-08-16 19:23:50 -050060# define FECDUPLEX FULL
61# define FECSPEED _100BASET
62# else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020063# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
64# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiewb859ef12007-08-16 19:23:50 -050065# endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020066# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiewb859ef12007-08-16 19:23:50 -050067#endif
68
69/* Timer */
70#define CONFIG_MCFTMR
71#undef CONFIG_MCFPIT
72
73/* I2C */
Heiko Schocherf2850742012-10-24 13:48:22 +020074#define CONFIG_SYS_I2C
75#define CONFIG_SYS_i2C_FSL
76#define CONFIG_SYS_FSL_I2C_SPEED 80000
77#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
78#define CONFIG_SYS_FSL_I2C_OFFSET 0x00000300
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020079#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
80#define CONFIG_SYS_I2C_PINMUX_REG (gpio->par_qspi)
81#define CONFIG_SYS_I2C_PINMUX_CLR ~(GPIO_PAR_FECI2C_SCL_MASK | GPIO_PAR_FECI2C_SDA_MASK)
82#define CONFIG_SYS_I2C_PINMUX_SET (GPIO_PAR_FECI2C_SCL_I2CSCL | GPIO_PAR_FECI2C_SDA_I2CSDA)
TsiChungLiewb859ef12007-08-16 19:23:50 -050083
84/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
85#define CONFIG_BOOTDELAY 1 /* autoboot after 5 seconds */
86#define CONFIG_BOOTFILE "u-boot.bin"
87#ifdef CONFIG_MCFFEC
TsiChungLiewb859ef12007-08-16 19:23:50 -050088# define CONFIG_IPADDR 192.162.1.2
89# define CONFIG_NETMASK 255.255.255.0
90# define CONFIG_SERVERIP 192.162.1.1
91# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiewb859ef12007-08-16 19:23:50 -050092#endif /* FEC_ENET */
93
94#define CONFIG_HOSTNAME M5235EVB
95#define CONFIG_EXTRA_ENV_SETTINGS \
96 "netdev=eth0\0" \
97 "loadaddr=10000\0" \
98 "u-boot=u-boot.bin\0" \
99 "load=tftp ${loadaddr) ${u-boot}\0" \
100 "upd=run load; run prog\0" \
101 "prog=prot off ffe00000 ffe3ffff;" \
102 "era ffe00000 ffe3ffff;" \
103 "cp.b ${loadaddr} ffe00000 ${filesize};"\
104 "save\0" \
105 ""
106
107#define CONFIG_PRAM 512 /* 512 KB */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200108#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChungLiewb859ef12007-08-16 19:23:50 -0500109
110#if defined(CONFIG_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200111# define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
TsiChungLiewb859ef12007-08-16 19:23:50 -0500112#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200113# define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
TsiChungLiewb859ef12007-08-16 19:23:50 -0500114#endif
115
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200116#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
117#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
118#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
119#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE+0x20000)
TsiChungLiewb859ef12007-08-16 19:23:50 -0500120
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200121#define CONFIG_SYS_CLK 75000000
122#define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 2
TsiChungLiewb859ef12007-08-16 19:23:50 -0500123
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200124#define CONFIG_SYS_MBAR 0x40000000
TsiChungLiewb859ef12007-08-16 19:23:50 -0500125
126/*
127 * Low Level Configuration Settings
128 * (address mappings, register initial values, etc.)
129 * You should know what you are doing if you make changes here.
130 */
131/*-----------------------------------------------------------------------
132 * Definitions for initial stack pointer and data area (in DPRAM)
133 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200134#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200135#define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200136#define CONFIG_SYS_INIT_RAM_CTRL 0x21
Wolfgang Denk0191e472010-10-26 14:34:52 +0200137#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE - 0x10)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200138#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChungLiewb859ef12007-08-16 19:23:50 -0500139
140/*-----------------------------------------------------------------------
141 * Start addresses for the final memory configuration
142 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200143 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiewb859ef12007-08-16 19:23:50 -0500144 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200145#define CONFIG_SYS_SDRAM_BASE 0x00000000
146#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
TsiChungLiewb859ef12007-08-16 19:23:50 -0500147
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200148#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
149#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChungLiewb859ef12007-08-16 19:23:50 -0500150
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200151#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
152#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
TsiChungLiewb859ef12007-08-16 19:23:50 -0500153
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200154#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
155#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
TsiChungLiewb859ef12007-08-16 19:23:50 -0500156
157/*
158 * For booting Linux, the board info and command line data
159 * have to be in the first 8 MB of memory, since this is
160 * the maximum mapped by the Linux kernel during initialization ??
161 */
162/* Initial Memory map for Linux */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200163#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liew25a00632009-01-27 12:57:47 +0000164#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChungLiewb859ef12007-08-16 19:23:50 -0500165
166/*-----------------------------------------------------------------------
167 * FLASH organization
168 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200169#define CONFIG_SYS_FLASH_CFI
170#ifdef CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200171# define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200172# define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
TsiChungLiewb859ef12007-08-16 19:23:50 -0500173#ifdef NORFLASH_PS32BIT
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200174# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_32BIT
TsiChungLiewb859ef12007-08-16 19:23:50 -0500175#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200176# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
TsiChungLiewb859ef12007-08-16 19:23:50 -0500177#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200178# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
179# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
180# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
TsiChungLiewb859ef12007-08-16 19:23:50 -0500181#endif
182
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000183#define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE)
TsiChungLiewb859ef12007-08-16 19:23:50 -0500184
185/* Configuration for environment
186 * Environment is embedded in u-boot in the second sector of the flash
187 */
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200188#define CONFIG_ENV_IS_IN_FLASH 1
angelo@sysam.it6312a952015-03-29 22:54:16 +0200189
190#define LDS_BOARD_TEXT \
191 . = DEFINED(env_offset) ? env_offset : .; \
192 common/env_embedded.o (.text);
193
TsiChungLiewb859ef12007-08-16 19:23:50 -0500194#ifdef NORFLASH_PS32BIT
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200195# define CONFIG_ENV_OFFSET (0x8000)
196# define CONFIG_ENV_SIZE 0x4000
197# define CONFIG_ENV_SECT_SIZE 0x4000
TsiChungLiewb859ef12007-08-16 19:23:50 -0500198#else
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200199# define CONFIG_ENV_OFFSET (0x4000)
200# define CONFIG_ENV_SIZE 0x2000
201# define CONFIG_ENV_SECT_SIZE 0x2000
TsiChungLiewb859ef12007-08-16 19:23:50 -0500202#endif
203
204/*-----------------------------------------------------------------------
205 * Cache Configuration
206 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200207#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiewb859ef12007-08-16 19:23:50 -0500208
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600209#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200210 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600211#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk1c2e98e2010-10-26 13:32:32 +0200212 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liew0ee47d42010-03-11 22:12:53 -0600213#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV)
214#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
215 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
216 CF_ACR_EN | CF_ACR_SM_ALL)
217#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_DISD | \
218 CF_CACR_CEIB | CF_CACR_DCM | \
219 CF_CACR_EUSP)
220
TsiChungLiewb859ef12007-08-16 19:23:50 -0500221/*-----------------------------------------------------------------------
222 * Chipselect bank definitions
223 */
224/*
225 * CS0 - NOR Flash 1, 2, 4, or 8MB
226 * CS1 - Available
227 * CS2 - Available
228 * CS3 - Available
229 * CS4 - Available
230 * CS5 - Available
231 * CS6 - Available
232 * CS7 - Available
233 */
234#ifdef NORFLASH_PS32BIT
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000235# define CONFIG_SYS_CS0_BASE 0xFFC00000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200236# define CONFIG_SYS_CS0_MASK 0x003f0001
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000237# define CONFIG_SYS_CS0_CTRL 0x00001D00
TsiChungLiewb859ef12007-08-16 19:23:50 -0500238#else
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000239# define CONFIG_SYS_CS0_BASE 0xFFE00000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200240# define CONFIG_SYS_CS0_MASK 0x001f0001
TsiChung Liew7f1a0462008-10-21 10:03:07 +0000241# define CONFIG_SYS_CS0_CTRL 0x00001D80
TsiChungLiewb859ef12007-08-16 19:23:50 -0500242#endif
243
244#endif /* _M5329EVB_H */