blob: d61640df6c9ff42bae59bbd778a79e612c009e2c [file] [log] [blame]
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +09001/*
Nobuhiro Iwamatsuf2527452007-09-23 02:19:24 +09002 modified from SH-IPL+g
3 Renesaso SuperH / Solution Enginge MS775xSE01 BSC setting.
4
Wolfgang Denk0a5c2142007-12-27 01:52:50 +01005 Support CPU : SH7750/SH7750S/SH7750R/SH7751/SH7751R
6
Nobuhiro Iwamatsuf2527452007-09-23 02:19:24 +09007 Coyright (c) 2007 Nobuhiro Iwamatsu <iwmatsu@nigauri.org>
8
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02009 * SPDX-License-Identifier: GPL-2.0+
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +090010*/
11
12#include <config.h>
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +090013
14#include <asm/processor.h>
Jean-Christophe PLAGNIOL-VILLARDb9c21722008-12-20 19:29:49 +010015#include <asm/macro.h>
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +090016
Nobuhiro Iwamatsuf2527452007-09-23 02:19:24 +090017#ifdef CONFIG_CPU_SH7751
Jean-Christophe PLAGNIOL-VILLARDbd963702008-12-20 19:29:48 +010018#define BCR2_D_VALUE 0x2FFC /* Area 1-6 width: 32/32/32/32/32/16 */
19#define WCR1_D_VALUE 0x02770771 /* DMA:0 A6:2 A3:0 A0:1 Others:15 */
Nobuhiro Iwamatsuf2527452007-09-23 02:19:24 +090020#ifdef CONFIG_MARUBUN_PCCARD
Jean-Christophe PLAGNIOL-VILLARDbd963702008-12-20 19:29:48 +010021#define WCR2_D_VALUE 0xFFFE4FE7 /* A6:15 A6B:7 A5:15 A5B:7 A4:15
22 A3:2 A2:15 A1:15 A0:6 A0B:7 */
Nobuhiro Iwamatsuf2527452007-09-23 02:19:24 +090023#else /* CONFIG_MARUBUN_PCCARD */
Jean-Christophe PLAGNIOL-VILLARDbd963702008-12-20 19:29:48 +010024#define WCR2_D_VALUE 0x7FFE4FE7 /* A6:3 A6B:7 A5:15 A5B:7 A4:15
25 A3:2 A2:15 A1:15 A0:6 A0B:7 */
Nobuhiro Iwamatsuf2527452007-09-23 02:19:24 +090026#endif /* CONFIG_MARUBUN_PCCARD */
Jean-Christophe PLAGNIOL-VILLARDbd963702008-12-20 19:29:48 +010027#define WCR3_D_VALUE 0x01777771 /* A6: 0-1 A5: 1-3 A4: 1-3 A3: 1-3
28 A2: 1-3 A1: 1-3 A0: 0-1 */
29#define RTCOR_D_VALUE 0xA50D /* Write code A5, data 0D (~15us?) */
30#define SDMR3_ADDRESS 0xFF940088 /* SDMR3 address on 32-bit bus */
31#define MCR_D1_VALUE 0x100901B4 /* SDRAM 32-bit, CAS/RAS Refresh, .. */
32#define MCR_D2_VALUE 0x500901B4 /* Same w/MRSET now 1 (mode reg cmd) */
Nobuhiro Iwamatsuf2527452007-09-23 02:19:24 +090033#else /* CONFIG_CPU_SH7751 */
Jean-Christophe PLAGNIOL-VILLARDbd963702008-12-20 19:29:48 +010034#define BCR2_D_VALUE 0x2E3C /* Area 1-6 width: 32/32/64/16/32/16 */
35#define WCR1_D_VALUE 0x02720777 /* DMA:0 A6:2 A4:2 A3:0 Others:15 */
36#define WCR2_D_VALUE 0xFFFE4FFF /* A6:15 A6B:7 A5:15 A5B:7 A4:15
37 A3:2 A2:15 A1:15 A0:15 A0B:7 */
38#define WCR3_D_VALUE 0x01717771 /* A6: 0-1 A5: 1-3 A4: 0-1 A3: 1-3
39 A2: 1-3 A1: 1-3 A0: 0-1 */
40#define RTCOR_D_VALUE 0xA510 /* Write code A5, data 10 (~15us?) */
41#define SDMR3_ADDRESS 0xFF940110 /* SDMR3 address on 64-bit bus */
42#define MCR_D1_VALUE 0x8801001C /* SDRAM 64-bit, CAS/RAS Refresh, .. */
43#define MCR_D2_VALUE 0xC801001C /* Same w/MRSET now 1 (mode reg cmd) */
Nobuhiro Iwamatsuf2527452007-09-23 02:19:24 +090044#endif /* CONFIG_CPU_SH7751 */
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +090045
46 .global lowlevel_init
47 .text
Jean-Christophe PLAGNIOL-VILLARDbd963702008-12-20 19:29:48 +010048 .align 2
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +090049
50lowlevel_init:
51
Jean-Christophe PLAGNIOL-VILLARDb9c21722008-12-20 19:29:49 +010052 write32 CCR_A, CCR_D_DISABLE
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +090053
54init_bsc:
Jean-Christophe PLAGNIOL-VILLARDb9c21722008-12-20 19:29:49 +010055 write16 FRQCR_A, FRQCR_D
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +090056
Jean-Christophe PLAGNIOL-VILLARDb9c21722008-12-20 19:29:49 +010057 write32 BCR1_A, BCR1_D
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +090058
Jean-Christophe PLAGNIOL-VILLARDb9c21722008-12-20 19:29:49 +010059 write16 BCR2_A, BCR2_D
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +090060
Jean-Christophe PLAGNIOL-VILLARDb9c21722008-12-20 19:29:49 +010061 write32 WCR1_A, WCR1_D
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +090062
Jean-Christophe PLAGNIOL-VILLARDb9c21722008-12-20 19:29:49 +010063 write32 WCR2_A, WCR2_D
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +090064
Jean-Christophe PLAGNIOL-VILLARDb9c21722008-12-20 19:29:49 +010065 write32 WCR3_A, WCR3_D
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +090066
Jean-Christophe PLAGNIOL-VILLARDb9c21722008-12-20 19:29:49 +010067 write32 MCR_A, MCR_D1
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +090068
Jean-Christophe PLAGNIOL-VILLARDb9c21722008-12-20 19:29:49 +010069 /* Set SDRAM mode */
Nobuhiro Iwamatsufcbff802009-01-11 17:48:56 +090070 write8 SDMR3_A, SDMR3_D
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +090071
Wolfgang Denk0a5c2142007-12-27 01:52:50 +010072 ! Do you need PCMCIA setting?
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +090073 ! If so, please add the lines here...
74
Jean-Christophe PLAGNIOL-VILLARDb9c21722008-12-20 19:29:49 +010075 write16 RTCNT_A, RTCNT_D
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +090076
Jean-Christophe PLAGNIOL-VILLARDb9c21722008-12-20 19:29:49 +010077 write16 RTCOR_A, RTCOR_D
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +090078
Jean-Christophe PLAGNIOL-VILLARDb9c21722008-12-20 19:29:49 +010079 write16 RTCSR_A, RTCSR_D
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +090080
Jean-Christophe PLAGNIOL-VILLARDb9c21722008-12-20 19:29:49 +010081 write16 RFCR_A, RFCR_D
82
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +090083 /* Wait DRAM refresh 30 times */
Jean-Christophe PLAGNIOL-VILLARDbd963702008-12-20 19:29:48 +010084 mov #30, r3
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +0900851:
Jean-Christophe PLAGNIOL-VILLARDbd963702008-12-20 19:29:48 +010086 mov.w @r1, r0
87 extu.w r0, r2
88 cmp/hi r3, r2
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +090089 bf 1b
90
Jean-Christophe PLAGNIOL-VILLARDb9c21722008-12-20 19:29:49 +010091 write32 MCR_A, MCR_D2
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +090092
Jean-Christophe PLAGNIOL-VILLARDb9c21722008-12-20 19:29:49 +010093 /* Set SDRAM mode */
Nobuhiro Iwamatsufcbff802009-01-11 17:48:56 +090094 write8 SDMR3_A, SDMR3_D
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +090095
96 rts
Jean-Christophe PLAGNIOL-VILLARDbd963702008-12-20 19:29:48 +010097 nop
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +090098
99 .align 2
100
Jean-Christophe PLAGNIOL-VILLARDbd963702008-12-20 19:29:48 +0100101CCR_A: .long CCR
102CCR_D_DISABLE: .long 0x0808
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +0900103FRQCR_A: .long FRQCR
104FRQCR_D:
Nobuhiro Iwamatsuf2527452007-09-23 02:19:24 +0900105#ifdef CONFIG_CPU_TYPE_R
Nobuhiro Iwamatsu13650f12010-07-22 16:18:22 +0900106 .word 0x0e1a /* 12:3:3 */
Nobuhiro Iwamatsuf2527452007-09-23 02:19:24 +0900107#else /* CONFIG_CPU_TYPE_R */
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +0900108#ifdef CONFIG_GOOD_SESH4
Nobuhiro Iwamatsu13650f12010-07-22 16:18:22 +0900109 .word 0x00e13 /* 6:2:1 */
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +0900110#else
Nobuhiro Iwamatsu13650f12010-07-22 16:18:22 +0900111 .word 0x00e23 /* 6:1:1 */
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +0900112#endif
Nobuhiro Iwamatsu13650f12010-07-22 16:18:22 +0900113.align 2
Nobuhiro Iwamatsuf2527452007-09-23 02:19:24 +0900114#endif /* CONFIG_CPU_TYPE_R */
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +0900115
116BCR1_A: .long BCR1
117BCR1_D: .long 0x00000008 /* Area 3 SDRAM */
118BCR2_A: .long BCR2
119BCR2_D: .long BCR2_D_VALUE /* Bus width settings */
120WCR1_A: .long WCR1
121WCR1_D: .long WCR1_D_VALUE /* Inter-area or turnaround wait states */
122WCR2_A: .long WCR2
123WCR2_D: .long WCR2_D_VALUE /* Per-area access and burst wait states */
124WCR3_A: .long WCR3
125WCR3_D: .long WCR3_D_VALUE /* Address setup and data hold cycles */
Wolfgang Denk0a5c2142007-12-27 01:52:50 +0100126RTCSR_A: .long RTCSR
Nobuhiro Iwamatsu13650f12010-07-22 16:18:22 +0900127RTCSR_D: .word 0xA518 /* RTCSR Write Code A5h Data 18h */
128.align 2
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +0900129RTCNT_A: .long RTCNT
Nobuhiro Iwamatsu13650f12010-07-22 16:18:22 +0900130RTCNT_D: .word 0xA500 /* RTCNT Write Code A5h Data 00h */
131.align 2
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +0900132RTCOR_A: .long RTCOR
Nobuhiro Iwamatsu13650f12010-07-22 16:18:22 +0900133RTCOR_D: .word RTCOR_D_VALUE /* Set refresh time (about 15us) */
134.align 2
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +0900135SDMR3_A: .long SDMR3_ADDRESS
Nobuhiro Iwamatsufcbff802009-01-11 17:48:56 +0900136SDMR3_D: .long 0x00
Nobuhiro Iwamatsu45254852007-05-13 21:01:03 +0900137MCR_A: .long MCR
138MCR_D1: .long MCR_D1_VALUE
139MCR_D2: .long MCR_D2_VALUE
140RFCR_A: .long RFCR
Nobuhiro Iwamatsu13650f12010-07-22 16:18:22 +0900141RFCR_D: .word 0xA400 /* RFCR Write Code A4h Data 00h */
142.align 2