blob: f833efbe67791b3234f1230300b92914f50ed9a8 [file] [log] [blame]
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +05301/*
2 * (C) Copyright 2009
3 * Marvell Semiconductor <www.marvell.com>
4 * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
5 *
6 * (C) Copyright 2003
7 * Ingo Assmus <ingo.assmus@keymile.com>
8 *
9 * based on - Driver for MV64360X ethernet ports
10 * Copyright (C) 2002 rabeeh@galileo.co.il
11 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +020012 * SPDX-License-Identifier: GPL-2.0+
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +053013 */
14
15#include <common.h>
16#include <net.h>
17#include <malloc.h>
18#include <miiphy.h>
Lei Wen298ae912011-10-18 20:11:42 +053019#include <asm/io.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090020#include <linux/errno.h>
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +053021#include <asm/types.h>
Lei Wen298ae912011-10-18 20:11:42 +053022#include <asm/system.h>
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +053023#include <asm/byteorder.h>
Anatolij Gustschinc8b222e2011-10-29 10:09:22 +000024#include <asm/arch/cpu.h>
Albert Aribaude91d7d32010-07-12 22:24:28 +020025
26#if defined(CONFIG_KIRKWOOD)
Stefan Roesec2437842014-10-22 12:13:06 +020027#include <asm/arch/soc.h>
Albert Aribaud8a995232010-07-12 22:24:29 +020028#elif defined(CONFIG_ORION5X)
29#include <asm/arch/orion5x.h>
Sebastian Hesselbartha533a0c2012-12-04 09:32:01 +010030#elif defined(CONFIG_DOVE)
31#include <asm/arch/dove.h>
Albert Aribaude91d7d32010-07-12 22:24:28 +020032#endif
33
Albert Aribaud0d027d92010-07-12 22:24:27 +020034#include "mvgbe.h"
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +053035
Albert Aribauda7564072010-07-05 20:15:25 +020036DECLARE_GLOBAL_DATA_PTR;
37
Luka Perkov95acd992013-11-11 07:27:53 +010038#ifndef CONFIG_MVGBE_PORTS
39# define CONFIG_MVGBE_PORTS {0, 0}
40#endif
41
Albert Aribaude91d7d32010-07-12 22:24:28 +020042#define MV_PHY_ADR_REQUEST 0xee
43#define MVGBE_SMI_REG (((struct mvgbe_registers *)MVGBE0_BASE)->smi)
Simon Kagstromab9ca512009-08-20 10:12:28 +020044
Sebastian Hesselbarth94a483c2012-12-04 09:32:00 +010045#if defined(CONFIG_PHYLIB) || defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +053046/*
47 * smi_reg_read - miiphy_read callback function.
48 *
49 * Returns 16bit phy register value, or 0xffff on error
50 */
Joe Hershberger1fbcbed2016-08-08 11:28:38 -050051static int smi_reg_read(struct mii_dev *bus, int phy_adr, int devad,
52 int reg_ofs)
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +053053{
Joe Hershberger1fbcbed2016-08-08 11:28:38 -050054 u16 data = 0;
55 struct eth_device *dev = eth_get_dev_by_name(bus->name);
Albert Aribaude91d7d32010-07-12 22:24:28 +020056 struct mvgbe_device *dmvgbe = to_mvgbe(dev);
57 struct mvgbe_registers *regs = dmvgbe->regs;
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +053058 u32 smi_reg;
Simon Kagstrom4d0941c2009-07-08 13:03:18 +020059 u32 timeout;
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +053060
61 /* Phyadr read request */
Albert Aribaude91d7d32010-07-12 22:24:28 +020062 if (phy_adr == MV_PHY_ADR_REQUEST &&
63 reg_ofs == MV_PHY_ADR_REQUEST) {
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +053064 /* */
Joe Hershberger1fbcbed2016-08-08 11:28:38 -050065 data = (u16) (MVGBE_REG_RD(regs->phyadr) & PHYADR_MASK);
66 return data;
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +053067 }
68 /* check parameters */
69 if (phy_adr > PHYADR_MASK) {
70 printf("Err..(%s) Invalid PHY address %d\n",
Joe Hershberger9f09a362015-04-08 01:41:06 -050071 __func__, phy_adr);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +053072 return -EFAULT;
73 }
74 if (reg_ofs > PHYREG_MASK) {
75 printf("Err..(%s) Invalid register offset %d\n",
Joe Hershberger9f09a362015-04-08 01:41:06 -050076 __func__, reg_ofs);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +053077 return -EFAULT;
78 }
79
Albert Aribaude91d7d32010-07-12 22:24:28 +020080 timeout = MVGBE_PHY_SMI_TIMEOUT;
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +053081 /* wait till the SMI is not busy */
82 do {
83 /* read smi register */
Albert Aribaude91d7d32010-07-12 22:24:28 +020084 smi_reg = MVGBE_REG_RD(MVGBE_SMI_REG);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +053085 if (timeout-- == 0) {
Joe Hershberger9f09a362015-04-08 01:41:06 -050086 printf("Err..(%s) SMI busy timeout\n", __func__);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +053087 return -EFAULT;
88 }
Albert Aribaude91d7d32010-07-12 22:24:28 +020089 } while (smi_reg & MVGBE_PHY_SMI_BUSY_MASK);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +053090
91 /* fill the phy address and regiser offset and read opcode */
Albert Aribaude91d7d32010-07-12 22:24:28 +020092 smi_reg = (phy_adr << MVGBE_PHY_SMI_DEV_ADDR_OFFS)
93 | (reg_ofs << MVGBE_SMI_REG_ADDR_OFFS)
94 | MVGBE_PHY_SMI_OPCODE_READ;
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +053095
96 /* write the smi register */
Albert Aribaude91d7d32010-07-12 22:24:28 +020097 MVGBE_REG_WR(MVGBE_SMI_REG, smi_reg);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +053098
99 /*wait till read value is ready */
Albert Aribaude91d7d32010-07-12 22:24:28 +0200100 timeout = MVGBE_PHY_SMI_TIMEOUT;
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530101
102 do {
103 /* read smi register */
Albert Aribaude91d7d32010-07-12 22:24:28 +0200104 smi_reg = MVGBE_REG_RD(MVGBE_SMI_REG);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530105 if (timeout-- == 0) {
106 printf("Err..(%s) SMI read ready timeout\n",
Joe Hershberger9f09a362015-04-08 01:41:06 -0500107 __func__);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530108 return -EFAULT;
109 }
Albert Aribaude91d7d32010-07-12 22:24:28 +0200110 } while (!(smi_reg & MVGBE_PHY_SMI_READ_VALID_MASK));
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530111
112 /* Wait for the data to update in the SMI register */
Albert Aribaude91d7d32010-07-12 22:24:28 +0200113 for (timeout = 0; timeout < MVGBE_PHY_SMI_TIMEOUT; timeout++)
114 ;
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530115
Joe Hershberger1fbcbed2016-08-08 11:28:38 -0500116 data = (u16) (MVGBE_REG_RD(MVGBE_SMI_REG) & MVGBE_PHY_SMI_DATA_MASK);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530117
Joe Hershberger9f09a362015-04-08 01:41:06 -0500118 debug("%s:(adr %d, off %d) value= %04x\n", __func__, phy_adr, reg_ofs,
Joe Hershberger1fbcbed2016-08-08 11:28:38 -0500119 data);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530120
Joe Hershberger1fbcbed2016-08-08 11:28:38 -0500121 return data;
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530122}
123
124/*
125 * smi_reg_write - imiiphy_write callback function.
126 *
127 * Returns 0 if write succeed, -EINVAL on bad parameters
128 * -ETIME on timeout
129 */
Joe Hershberger1fbcbed2016-08-08 11:28:38 -0500130static int smi_reg_write(struct mii_dev *bus, int phy_adr, int devad,
131 int reg_ofs, u16 data)
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530132{
Joe Hershberger1fbcbed2016-08-08 11:28:38 -0500133 struct eth_device *dev = eth_get_dev_by_name(bus->name);
Albert Aribaude91d7d32010-07-12 22:24:28 +0200134 struct mvgbe_device *dmvgbe = to_mvgbe(dev);
135 struct mvgbe_registers *regs = dmvgbe->regs;
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530136 u32 smi_reg;
Simon Kagstrom4d0941c2009-07-08 13:03:18 +0200137 u32 timeout;
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530138
139 /* Phyadr write request*/
Albert Aribaude91d7d32010-07-12 22:24:28 +0200140 if (phy_adr == MV_PHY_ADR_REQUEST &&
141 reg_ofs == MV_PHY_ADR_REQUEST) {
142 MVGBE_REG_WR(regs->phyadr, data);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530143 return 0;
144 }
145
146 /* check parameters */
147 if (phy_adr > PHYADR_MASK) {
Joe Hershberger9f09a362015-04-08 01:41:06 -0500148 printf("Err..(%s) Invalid phy address\n", __func__);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530149 return -EINVAL;
150 }
151 if (reg_ofs > PHYREG_MASK) {
Joe Hershberger9f09a362015-04-08 01:41:06 -0500152 printf("Err..(%s) Invalid register offset\n", __func__);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530153 return -EINVAL;
154 }
155
156 /* wait till the SMI is not busy */
Albert Aribaude91d7d32010-07-12 22:24:28 +0200157 timeout = MVGBE_PHY_SMI_TIMEOUT;
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530158 do {
159 /* read smi register */
Albert Aribaude91d7d32010-07-12 22:24:28 +0200160 smi_reg = MVGBE_REG_RD(MVGBE_SMI_REG);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530161 if (timeout-- == 0) {
Joe Hershberger9f09a362015-04-08 01:41:06 -0500162 printf("Err..(%s) SMI busy timeout\n", __func__);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530163 return -ETIME;
164 }
Albert Aribaude91d7d32010-07-12 22:24:28 +0200165 } while (smi_reg & MVGBE_PHY_SMI_BUSY_MASK);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530166
167 /* fill the phy addr and reg offset and write opcode and data */
Albert Aribaude91d7d32010-07-12 22:24:28 +0200168 smi_reg = (data << MVGBE_PHY_SMI_DATA_OFFS);
169 smi_reg |= (phy_adr << MVGBE_PHY_SMI_DEV_ADDR_OFFS)
170 | (reg_ofs << MVGBE_SMI_REG_ADDR_OFFS);
171 smi_reg &= ~MVGBE_PHY_SMI_OPCODE_READ;
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530172
173 /* write the smi register */
Albert Aribaude91d7d32010-07-12 22:24:28 +0200174 MVGBE_REG_WR(MVGBE_SMI_REG, smi_reg);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530175
176 return 0;
177}
Stefan Bigler96455292012-03-26 00:02:13 +0000178#endif
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530179
180/* Stop and checks all queues */
181static void stop_queue(u32 * qreg)
182{
183 u32 reg_data;
184
185 reg_data = readl(qreg);
186
187 if (reg_data & 0xFF) {
188 /* Issue stop command for active channels only */
189 writel((reg_data << 8), qreg);
190
191 /* Wait for all queue activity to terminate. */
192 do {
193 /*
194 * Check port cause register that all queues
195 * are stopped
196 */
197 reg_data = readl(qreg);
198 }
199 while (reg_data & 0xFF);
200 }
201}
202
203/*
204 * set_access_control - Config address decode parameters for Ethernet unit
205 *
206 * This function configures the address decode parameters for the Gigabit
207 * Ethernet Controller according the given parameters struct.
208 *
209 * @regs Register struct pointer.
210 * @param Address decode parameter struct.
211 */
Albert Aribaude91d7d32010-07-12 22:24:28 +0200212static void set_access_control(struct mvgbe_registers *regs,
213 struct mvgbe_winparam *param)
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530214{
215 u32 access_prot_reg;
216
217 /* Set access control register */
Albert Aribaude91d7d32010-07-12 22:24:28 +0200218 access_prot_reg = MVGBE_REG_RD(regs->epap);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530219 /* clear window permission */
220 access_prot_reg &= (~(3 << (param->win * 2)));
221 access_prot_reg |= (param->access_ctrl << (param->win * 2));
Albert Aribaude91d7d32010-07-12 22:24:28 +0200222 MVGBE_REG_WR(regs->epap, access_prot_reg);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530223
224 /* Set window Size reg (SR) */
Albert Aribaude91d7d32010-07-12 22:24:28 +0200225 MVGBE_REG_WR(regs->barsz[param->win].size,
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530226 (((param->size / 0x10000) - 1) << 16));
227
228 /* Set window Base address reg (BA) */
Albert Aribaude91d7d32010-07-12 22:24:28 +0200229 MVGBE_REG_WR(regs->barsz[param->win].bar,
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530230 (param->target | param->attrib | param->base_addr));
231 /* High address remap reg (HARR) */
232 if (param->win < 4)
Albert Aribaude91d7d32010-07-12 22:24:28 +0200233 MVGBE_REG_WR(regs->ha_remap[param->win], param->high_addr);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530234
235 /* Base address enable reg (BARER) */
236 if (param->enable == 1)
Albert Aribaude91d7d32010-07-12 22:24:28 +0200237 MVGBE_REG_BITS_RESET(regs->bare, (1 << param->win));
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530238 else
Albert Aribaude91d7d32010-07-12 22:24:28 +0200239 MVGBE_REG_BITS_SET(regs->bare, (1 << param->win));
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530240}
241
Albert Aribaude91d7d32010-07-12 22:24:28 +0200242static void set_dram_access(struct mvgbe_registers *regs)
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530243{
Albert Aribaude91d7d32010-07-12 22:24:28 +0200244 struct mvgbe_winparam win_param;
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530245 int i;
246
247 for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
248 /* Set access parameters for DRAM bank i */
249 win_param.win = i; /* Use Ethernet window i */
250 /* Window target - DDR */
Albert Aribaude91d7d32010-07-12 22:24:28 +0200251 win_param.target = MVGBE_TARGET_DRAM;
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530252 /* Enable full access */
253 win_param.access_ctrl = EWIN_ACCESS_FULL;
254 win_param.high_addr = 0;
Albert Aribauda7564072010-07-05 20:15:25 +0200255 /* Get bank base and size */
256 win_param.base_addr = gd->bd->bi_dram[i].start;
257 win_param.size = gd->bd->bi_dram[i].size;
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530258 if (win_param.size == 0)
259 win_param.enable = 0;
260 else
261 win_param.enable = 1; /* Enable the access */
262
263 /* Enable DRAM bank */
264 switch (i) {
265 case 0:
266 win_param.attrib = EBAR_DRAM_CS0;
267 break;
268 case 1:
269 win_param.attrib = EBAR_DRAM_CS1;
270 break;
271 case 2:
272 win_param.attrib = EBAR_DRAM_CS2;
273 break;
274 case 3:
275 win_param.attrib = EBAR_DRAM_CS3;
276 break;
277 default:
Albert Aribauda7564072010-07-05 20:15:25 +0200278 /* invalid bank, disable access */
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530279 win_param.enable = 0;
280 win_param.attrib = 0;
281 break;
282 }
283 /* Set the access control for address window(EPAPR) RD/WR */
284 set_access_control(regs, &win_param);
285 }
286}
287
288/*
289 * port_init_mac_tables - Clear all entrance in the UC, SMC and OMC tables
290 *
291 * Go through all the DA filter tables (Unicast, Special Multicast & Other
292 * Multicast) and set each entry to 0.
293 */
Albert Aribaude91d7d32010-07-12 22:24:28 +0200294static void port_init_mac_tables(struct mvgbe_registers *regs)
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530295{
296 int table_index;
297
298 /* Clear DA filter unicast table (Ex_dFUT) */
299 for (table_index = 0; table_index < 4; ++table_index)
Albert Aribaude91d7d32010-07-12 22:24:28 +0200300 MVGBE_REG_WR(regs->dfut[table_index], 0);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530301
302 for (table_index = 0; table_index < 64; ++table_index) {
303 /* Clear DA filter special multicast table (Ex_dFSMT) */
Albert Aribaude91d7d32010-07-12 22:24:28 +0200304 MVGBE_REG_WR(regs->dfsmt[table_index], 0);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530305 /* Clear DA filter other multicast table (Ex_dFOMT) */
Albert Aribaude91d7d32010-07-12 22:24:28 +0200306 MVGBE_REG_WR(regs->dfomt[table_index], 0);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530307 }
308}
309
310/*
311 * port_uc_addr - This function Set the port unicast address table
312 *
313 * This function locates the proper entry in the Unicast table for the
314 * specified MAC nibble and sets its properties according to function
315 * parameters.
316 * This function add/removes MAC addresses from the port unicast address
317 * table.
318 *
319 * @uc_nibble Unicast MAC Address last nibble.
320 * @option 0 = Add, 1 = remove address.
321 *
322 * RETURN: 1 if output succeeded. 0 if option parameter is invalid.
323 */
Albert Aribaude91d7d32010-07-12 22:24:28 +0200324static int port_uc_addr(struct mvgbe_registers *regs, u8 uc_nibble,
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530325 int option)
326{
327 u32 unicast_reg;
328 u32 tbl_offset;
329 u32 reg_offset;
330
331 /* Locate the Unicast table entry */
332 uc_nibble = (0xf & uc_nibble);
333 /* Register offset from unicast table base */
334 tbl_offset = (uc_nibble / 4);
335 /* Entry offset within the above register */
336 reg_offset = uc_nibble % 4;
337
338 switch (option) {
339 case REJECT_MAC_ADDR:
340 /*
341 * Clear accepts frame bit at specified unicast
342 * DA table entry
343 */
Albert Aribaude91d7d32010-07-12 22:24:28 +0200344 unicast_reg = MVGBE_REG_RD(regs->dfut[tbl_offset]);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530345 unicast_reg &= (0xFF << (8 * reg_offset));
Albert Aribaude91d7d32010-07-12 22:24:28 +0200346 MVGBE_REG_WR(regs->dfut[tbl_offset], unicast_reg);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530347 break;
348 case ACCEPT_MAC_ADDR:
349 /* Set accepts frame bit at unicast DA filter table entry */
Albert Aribaude91d7d32010-07-12 22:24:28 +0200350 unicast_reg = MVGBE_REG_RD(regs->dfut[tbl_offset]);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530351 unicast_reg &= (0xFF << (8 * reg_offset));
352 unicast_reg |= ((0x01 | (RXUQ << 1)) << (8 * reg_offset));
Albert Aribaude91d7d32010-07-12 22:24:28 +0200353 MVGBE_REG_WR(regs->dfut[tbl_offset], unicast_reg);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530354 break;
355 default:
356 return 0;
357 }
358 return 1;
359}
360
361/*
362 * port_uc_addr_set - This function Set the port Unicast address.
363 */
Albert Aribaude91d7d32010-07-12 22:24:28 +0200364static void port_uc_addr_set(struct mvgbe_registers *regs, u8 * p_addr)
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530365{
366 u32 mac_h;
367 u32 mac_l;
368
369 mac_l = (p_addr[4] << 8) | (p_addr[5]);
370 mac_h = (p_addr[0] << 24) | (p_addr[1] << 16) | (p_addr[2] << 8) |
371 (p_addr[3] << 0);
372
Albert Aribaude91d7d32010-07-12 22:24:28 +0200373 MVGBE_REG_WR(regs->macal, mac_l);
374 MVGBE_REG_WR(regs->macah, mac_h);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530375
376 /* Accept frames of this address */
377 port_uc_addr(regs, p_addr[5], ACCEPT_MAC_ADDR);
378}
379
380/*
Albert Aribaude91d7d32010-07-12 22:24:28 +0200381 * mvgbe_init_rx_desc_ring - Curve a Rx chain desc list and buffer in memory.
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530382 */
Albert Aribaude91d7d32010-07-12 22:24:28 +0200383static void mvgbe_init_rx_desc_ring(struct mvgbe_device *dmvgbe)
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530384{
Albert Aribaude91d7d32010-07-12 22:24:28 +0200385 struct mvgbe_rxdesc *p_rx_desc;
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530386 int i;
387
388 /* initialize the Rx descriptors ring */
Albert Aribaude91d7d32010-07-12 22:24:28 +0200389 p_rx_desc = dmvgbe->p_rxdesc;
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530390 for (i = 0; i < RINGSZ; i++) {
391 p_rx_desc->cmd_sts =
Albert Aribaude91d7d32010-07-12 22:24:28 +0200392 MVGBE_BUFFER_OWNED_BY_DMA | MVGBE_RX_EN_INTERRUPT;
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530393 p_rx_desc->buf_size = PKTSIZE_ALIGN;
394 p_rx_desc->byte_cnt = 0;
Albert Aribaude91d7d32010-07-12 22:24:28 +0200395 p_rx_desc->buf_ptr = dmvgbe->p_rxbuf + i * PKTSIZE_ALIGN;
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530396 if (i == (RINGSZ - 1))
Albert Aribaude91d7d32010-07-12 22:24:28 +0200397 p_rx_desc->nxtdesc_p = dmvgbe->p_rxdesc;
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530398 else {
Albert Aribaude91d7d32010-07-12 22:24:28 +0200399 p_rx_desc->nxtdesc_p = (struct mvgbe_rxdesc *)
400 ((u32) p_rx_desc + MV_RXQ_DESC_ALIGNED_SIZE);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530401 p_rx_desc = p_rx_desc->nxtdesc_p;
402 }
403 }
Albert Aribaude91d7d32010-07-12 22:24:28 +0200404 dmvgbe->p_rxdesc_curr = dmvgbe->p_rxdesc;
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530405}
406
Albert Aribaude91d7d32010-07-12 22:24:28 +0200407static int mvgbe_init(struct eth_device *dev)
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530408{
Albert Aribaude91d7d32010-07-12 22:24:28 +0200409 struct mvgbe_device *dmvgbe = to_mvgbe(dev);
410 struct mvgbe_registers *regs = dmvgbe->regs;
Sascha Silbe0984d642013-08-11 17:08:23 +0200411#if (defined(CONFIG_MII) || defined(CONFIG_CMD_MII)) && \
412 !defined(CONFIG_PHYLIB) && \
413 defined(CONFIG_SYS_FAULT_ECHO_LINK_DOWN)
Simon Kagstrom15cc5a62009-08-20 10:13:06 +0200414 int i;
Prafulla Wadaskar9841dec2009-09-09 15:59:19 +0530415#endif
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530416 /* setup RX rings */
Albert Aribaude91d7d32010-07-12 22:24:28 +0200417 mvgbe_init_rx_desc_ring(dmvgbe);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530418
419 /* Clear the ethernet port interrupts */
Albert Aribaude91d7d32010-07-12 22:24:28 +0200420 MVGBE_REG_WR(regs->ic, 0);
421 MVGBE_REG_WR(regs->ice, 0);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530422 /* Unmask RX buffer and TX end interrupt */
Albert Aribaude91d7d32010-07-12 22:24:28 +0200423 MVGBE_REG_WR(regs->pim, INT_CAUSE_UNMASK_ALL);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530424 /* Unmask phy and link status changes interrupts */
Albert Aribaude91d7d32010-07-12 22:24:28 +0200425 MVGBE_REG_WR(regs->peim, INT_CAUSE_UNMASK_ALL_EXT);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530426
427 set_dram_access(regs);
428 port_init_mac_tables(regs);
Albert Aribaude91d7d32010-07-12 22:24:28 +0200429 port_uc_addr_set(regs, dmvgbe->dev.enetaddr);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530430
431 /* Assign port configuration and command. */
Albert Aribaude91d7d32010-07-12 22:24:28 +0200432 MVGBE_REG_WR(regs->pxc, PRT_CFG_VAL);
433 MVGBE_REG_WR(regs->pxcx, PORT_CFG_EXTEND_VALUE);
434 MVGBE_REG_WR(regs->psc0, PORT_SERIAL_CONTROL_VALUE);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530435
436 /* Assign port SDMA configuration */
Albert Aribaude91d7d32010-07-12 22:24:28 +0200437 MVGBE_REG_WR(regs->sdc, PORT_SDMA_CFG_VALUE);
438 MVGBE_REG_WR(regs->tqx[0].qxttbc, QTKNBKT_DEF_VAL);
439 MVGBE_REG_WR(regs->tqx[0].tqxtbc,
440 (QMTBS_DEF_VAL << 16) | QTKNRT_DEF_VAL);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530441 /* Turn off the port/RXUQ bandwidth limitation */
Albert Aribaude91d7d32010-07-12 22:24:28 +0200442 MVGBE_REG_WR(regs->pmtu, 0);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530443
444 /* Set maximum receive buffer to 9700 bytes */
Albert Aribaude91d7d32010-07-12 22:24:28 +0200445 MVGBE_REG_WR(regs->psc0, MVGBE_MAX_RX_PACKET_9700BYTE
446 | (MVGBE_REG_RD(regs->psc0) & MRU_MASK));
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530447
Prafulla Wadaskar60ee8a22010-04-06 21:33:08 +0530448 /* Enable port initially */
Albert Aribaude91d7d32010-07-12 22:24:28 +0200449 MVGBE_REG_BITS_SET(regs->psc0, MVGBE_SERIAL_PORT_EN);
Prafulla Wadaskar60ee8a22010-04-06 21:33:08 +0530450
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530451 /*
452 * Set ethernet MTU for leaky bucket mechanism to 0 - this will
453 * disable the leaky bucket mechanism .
454 */
Albert Aribaude91d7d32010-07-12 22:24:28 +0200455 MVGBE_REG_WR(regs->pmtu, 0);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530456
457 /* Assignment of Rx CRDB of given RXUQ */
Albert Aribaude91d7d32010-07-12 22:24:28 +0200458 MVGBE_REG_WR(regs->rxcdp[RXUQ], (u32) dmvgbe->p_rxdesc_curr);
Albert Aribaudcc2b8e32010-07-10 15:41:29 +0200459 /* ensure previous write is done before enabling Rx DMA */
460 isb();
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530461 /* Enable port Rx. */
Albert Aribaude91d7d32010-07-12 22:24:28 +0200462 MVGBE_REG_WR(regs->rqc, (1 << RXUQ));
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530463
Sebastian Hesselbarth94a483c2012-12-04 09:32:00 +0100464#if (defined(CONFIG_MII) || defined(CONFIG_CMD_MII)) && \
465 !defined(CONFIG_PHYLIB) && \
466 defined(CONFIG_SYS_FAULT_ECHO_LINK_DOWN)
Simon Kagstrom15cc5a62009-08-20 10:13:06 +0200467 /* Wait up to 5s for the link status */
468 for (i = 0; i < 5; i++) {
469 u16 phyadr;
470
Albert Aribaude91d7d32010-07-12 22:24:28 +0200471 miiphy_read(dev->name, MV_PHY_ADR_REQUEST,
472 MV_PHY_ADR_REQUEST, &phyadr);
Simon Kagstrom15cc5a62009-08-20 10:13:06 +0200473 /* Return if we get link up */
474 if (miiphy_link(dev->name, phyadr))
475 return 0;
476 udelay(1000000);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530477 }
Simon Kagstrom15cc5a62009-08-20 10:13:06 +0200478
479 printf("No link on %s\n", dev->name);
480 return -1;
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530481#endif
482 return 0;
483}
484
Albert Aribaude91d7d32010-07-12 22:24:28 +0200485static int mvgbe_halt(struct eth_device *dev)
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530486{
Albert Aribaude91d7d32010-07-12 22:24:28 +0200487 struct mvgbe_device *dmvgbe = to_mvgbe(dev);
488 struct mvgbe_registers *regs = dmvgbe->regs;
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530489
490 /* Disable all gigE address decoder */
Albert Aribaude91d7d32010-07-12 22:24:28 +0200491 MVGBE_REG_WR(regs->bare, 0x3f);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530492
493 stop_queue(&regs->tqc);
494 stop_queue(&regs->rqc);
495
Prafulla Wadaskar60ee8a22010-04-06 21:33:08 +0530496 /* Disable port */
Albert Aribaude91d7d32010-07-12 22:24:28 +0200497 MVGBE_REG_BITS_RESET(regs->psc0, MVGBE_SERIAL_PORT_EN);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530498 /* Set port is not reset */
Albert Aribaude91d7d32010-07-12 22:24:28 +0200499 MVGBE_REG_BITS_RESET(regs->psc1, 1 << 4);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530500#ifdef CONFIG_SYS_MII_MODE
501 /* Set MMI interface up */
Albert Aribaude91d7d32010-07-12 22:24:28 +0200502 MVGBE_REG_BITS_RESET(regs->psc1, 1 << 3);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530503#endif
504 /* Disable & mask ethernet port interrupts */
Albert Aribaude91d7d32010-07-12 22:24:28 +0200505 MVGBE_REG_WR(regs->ic, 0);
506 MVGBE_REG_WR(regs->ice, 0);
507 MVGBE_REG_WR(regs->pim, 0);
508 MVGBE_REG_WR(regs->peim, 0);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530509
510 return 0;
511}
512
Albert Aribaude91d7d32010-07-12 22:24:28 +0200513static int mvgbe_write_hwaddr(struct eth_device *dev)
Prafulla Wadaskar7dae2eb2010-04-06 22:21:33 +0530514{
Albert Aribaude91d7d32010-07-12 22:24:28 +0200515 struct mvgbe_device *dmvgbe = to_mvgbe(dev);
516 struct mvgbe_registers *regs = dmvgbe->regs;
Prafulla Wadaskar7dae2eb2010-04-06 22:21:33 +0530517
518 /* Programs net device MAC address after initialization */
Albert Aribaude91d7d32010-07-12 22:24:28 +0200519 port_uc_addr_set(regs, dmvgbe->dev.enetaddr);
Prafulla Wadaskar7dae2eb2010-04-06 22:21:33 +0530520 return 0;
521}
522
Joe Hershbergere4e04882012-05-22 18:36:19 +0000523static int mvgbe_send(struct eth_device *dev, void *dataptr, int datasize)
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530524{
Albert Aribaude91d7d32010-07-12 22:24:28 +0200525 struct mvgbe_device *dmvgbe = to_mvgbe(dev);
526 struct mvgbe_registers *regs = dmvgbe->regs;
527 struct mvgbe_txdesc *p_txdesc = dmvgbe->p_txdesc;
Simon Kagstrome9220b32009-08-20 10:14:11 +0200528 void *p = (void *)dataptr;
Simon Kagstrom4d0941c2009-07-08 13:03:18 +0200529 u32 cmd_sts;
Anatolij Gustschinda42f242011-11-19 08:59:36 +0000530 u32 txuq0_reg_addr;
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530531
Simon Kagstrome9220b32009-08-20 10:14:11 +0200532 /* Copy buffer if it's misaligned */
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530533 if ((u32) dataptr & 0x07) {
Simon Kagstrome9220b32009-08-20 10:14:11 +0200534 if (datasize > PKTSIZE_ALIGN) {
535 printf("Non-aligned data too large (%d)\n",
536 datasize);
537 return -1;
538 }
539
Albert Aribaude91d7d32010-07-12 22:24:28 +0200540 memcpy(dmvgbe->p_aligned_txbuf, p, datasize);
541 p = dmvgbe->p_aligned_txbuf;
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530542 }
Simon Kagstrome9220b32009-08-20 10:14:11 +0200543
Albert Aribaude91d7d32010-07-12 22:24:28 +0200544 p_txdesc->cmd_sts = MVGBE_ZERO_PADDING | MVGBE_GEN_CRC;
545 p_txdesc->cmd_sts |= MVGBE_TX_FIRST_DESC | MVGBE_TX_LAST_DESC;
546 p_txdesc->cmd_sts |= MVGBE_BUFFER_OWNED_BY_DMA;
547 p_txdesc->cmd_sts |= MVGBE_TX_EN_INTERRUPT;
Simon Kagstrome9220b32009-08-20 10:14:11 +0200548 p_txdesc->buf_ptr = (u8 *) p;
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530549 p_txdesc->byte_cnt = datasize;
550
Albert Aribaudcc2b8e32010-07-10 15:41:29 +0200551 /* Set this tc desc as zeroth TXUQ */
Anatolij Gustschinda42f242011-11-19 08:59:36 +0000552 txuq0_reg_addr = (u32)&regs->tcqdp[TXUQ];
553 writel((u32) p_txdesc, txuq0_reg_addr);
Albert Aribaudcc2b8e32010-07-10 15:41:29 +0200554
555 /* ensure tx desc writes above are performed before we start Tx DMA */
556 isb();
557
558 /* Apply send command using zeroth TXUQ */
Albert Aribaude91d7d32010-07-12 22:24:28 +0200559 MVGBE_REG_WR(regs->tqc, (1 << TXUQ));
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530560
561 /*
562 * wait for packet xmit completion
563 */
Simon Kagstrom4d0941c2009-07-08 13:03:18 +0200564 cmd_sts = readl(&p_txdesc->cmd_sts);
Albert Aribaude91d7d32010-07-12 22:24:28 +0200565 while (cmd_sts & MVGBE_BUFFER_OWNED_BY_DMA) {
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530566 /* return fail if error is detected */
Albert Aribaude91d7d32010-07-12 22:24:28 +0200567 if ((cmd_sts & (MVGBE_ERROR_SUMMARY | MVGBE_TX_LAST_FRAME)) ==
568 (MVGBE_ERROR_SUMMARY | MVGBE_TX_LAST_FRAME) &&
569 cmd_sts & (MVGBE_UR_ERROR | MVGBE_RL_ERROR)) {
Joe Hershberger9f09a362015-04-08 01:41:06 -0500570 printf("Err..(%s) in xmit packet\n", __func__);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530571 return -1;
572 }
Simon Kagstrom4d0941c2009-07-08 13:03:18 +0200573 cmd_sts = readl(&p_txdesc->cmd_sts);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530574 };
575 return 0;
576}
577
Albert Aribaude91d7d32010-07-12 22:24:28 +0200578static int mvgbe_recv(struct eth_device *dev)
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530579{
Albert Aribaude91d7d32010-07-12 22:24:28 +0200580 struct mvgbe_device *dmvgbe = to_mvgbe(dev);
581 struct mvgbe_rxdesc *p_rxdesc_curr = dmvgbe->p_rxdesc_curr;
Simon Kagstrom4d0941c2009-07-08 13:03:18 +0200582 u32 cmd_sts;
583 u32 timeout = 0;
Anatolij Gustschinda42f242011-11-19 08:59:36 +0000584 u32 rxdesc_curr_addr;
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530585
586 /* wait untill rx packet available or timeout */
587 do {
Albert Aribaude91d7d32010-07-12 22:24:28 +0200588 if (timeout < MVGBE_PHY_SMI_TIMEOUT)
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530589 timeout++;
590 else {
Joe Hershberger9f09a362015-04-08 01:41:06 -0500591 debug("%s time out...\n", __func__);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530592 return -1;
593 }
Albert Aribaude91d7d32010-07-12 22:24:28 +0200594 } while (readl(&p_rxdesc_curr->cmd_sts) & MVGBE_BUFFER_OWNED_BY_DMA);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530595
596 if (p_rxdesc_curr->byte_cnt != 0) {
597 debug("%s: Received %d byte Packet @ 0x%x (cmd_sts= %08x)\n",
Joe Hershberger9f09a362015-04-08 01:41:06 -0500598 __func__, (u32) p_rxdesc_curr->byte_cnt,
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530599 (u32) p_rxdesc_curr->buf_ptr,
600 (u32) p_rxdesc_curr->cmd_sts);
601 }
602
603 /*
604 * In case received a packet without first/last bits on
605 * OR the error summary bit is on,
606 * the packets needs to be dropeed.
607 */
Simon Kagstrom4d0941c2009-07-08 13:03:18 +0200608 cmd_sts = readl(&p_rxdesc_curr->cmd_sts);
609
610 if ((cmd_sts &
Albert Aribaude91d7d32010-07-12 22:24:28 +0200611 (MVGBE_RX_FIRST_DESC | MVGBE_RX_LAST_DESC))
612 != (MVGBE_RX_FIRST_DESC | MVGBE_RX_LAST_DESC)) {
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530613
614 printf("Err..(%s) Dropping packet spread on"
Joe Hershberger9f09a362015-04-08 01:41:06 -0500615 " multiple descriptors\n", __func__);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530616
Albert Aribaude91d7d32010-07-12 22:24:28 +0200617 } else if (cmd_sts & MVGBE_ERROR_SUMMARY) {
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530618
619 printf("Err..(%s) Dropping packet with errors\n",
Joe Hershberger9f09a362015-04-08 01:41:06 -0500620 __func__);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530621
622 } else {
623 /* !!! call higher layer processing */
624 debug("%s: Sending Received packet to"
Joe Hershberger9f09a362015-04-08 01:41:06 -0500625 " upper layer (net_process_received_packet)\n",
626 __func__);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530627
628 /* let the upper layer handle the packet */
Joe Hershberger9f09a362015-04-08 01:41:06 -0500629 net_process_received_packet((p_rxdesc_curr->buf_ptr +
630 RX_BUF_OFFSET),
631 (int)(p_rxdesc_curr->byte_cnt -
632 RX_BUF_OFFSET));
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530633 }
634 /*
635 * free these descriptors and point next in the ring
636 */
637 p_rxdesc_curr->cmd_sts =
Albert Aribaude91d7d32010-07-12 22:24:28 +0200638 MVGBE_BUFFER_OWNED_BY_DMA | MVGBE_RX_EN_INTERRUPT;
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530639 p_rxdesc_curr->buf_size = PKTSIZE_ALIGN;
640 p_rxdesc_curr->byte_cnt = 0;
641
Anatolij Gustschinda42f242011-11-19 08:59:36 +0000642 rxdesc_curr_addr = (u32)&dmvgbe->p_rxdesc_curr;
643 writel((unsigned)p_rxdesc_curr->nxtdesc_p, rxdesc_curr_addr);
Simon Kagstrom4d0941c2009-07-08 13:03:18 +0200644
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530645 return 0;
646}
647
Sebastian Hesselbarth94a483c2012-12-04 09:32:00 +0100648#if defined(CONFIG_PHYLIB)
649int mvgbe_phylib_init(struct eth_device *dev, int phyid)
650{
651 struct mii_dev *bus;
652 struct phy_device *phydev;
653 int ret;
654
655 bus = mdio_alloc();
656 if (!bus) {
657 printf("mdio_alloc failed\n");
658 return -ENOMEM;
659 }
Chris Packhamcee2fa32016-11-01 10:48:32 +1300660 bus->read = smi_reg_read;
661 bus->write = smi_reg_write;
Ben Whitten34fd6c92015-12-30 13:05:58 +0000662 strcpy(bus->name, dev->name);
Sebastian Hesselbarth94a483c2012-12-04 09:32:00 +0100663
664 ret = mdio_register(bus);
665 if (ret) {
666 printf("mdio_register failed\n");
667 free(bus);
668 return -ENOMEM;
669 }
670
671 /* Set phy address of the port */
Chris Packhamcee2fa32016-11-01 10:48:32 +1300672 smi_reg_write(bus, MV_PHY_ADR_REQUEST, 0, MV_PHY_ADR_REQUEST, phyid);
Sebastian Hesselbarth94a483c2012-12-04 09:32:00 +0100673
674 phydev = phy_connect(bus, phyid, dev, PHY_INTERFACE_MODE_RGMII);
675 if (!phydev) {
676 printf("phy_connect failed\n");
677 return -ENODEV;
678 }
679
680 phy_config(phydev);
681 phy_startup(phydev);
682
683 return 0;
684}
685#endif
686
Albert Aribaude91d7d32010-07-12 22:24:28 +0200687int mvgbe_initialize(bd_t *bis)
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530688{
Albert Aribaude91d7d32010-07-12 22:24:28 +0200689 struct mvgbe_device *dmvgbe;
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530690 struct eth_device *dev;
691 int devnum;
Albert Aribaude91d7d32010-07-12 22:24:28 +0200692 u8 used_ports[MAX_MVGBE_DEVS] = CONFIG_MVGBE_PORTS;
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530693
Albert Aribaude91d7d32010-07-12 22:24:28 +0200694 for (devnum = 0; devnum < MAX_MVGBE_DEVS; devnum++) {
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530695 /*skip if port is configured not to use */
696 if (used_ports[devnum] == 0)
697 continue;
698
Albert Aribaude91d7d32010-07-12 22:24:28 +0200699 dmvgbe = malloc(sizeof(struct mvgbe_device));
700
701 if (!dmvgbe)
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530702 goto error1;
703
Albert Aribaude91d7d32010-07-12 22:24:28 +0200704 memset(dmvgbe, 0, sizeof(struct mvgbe_device));
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530705
Albert Aribaude91d7d32010-07-12 22:24:28 +0200706 dmvgbe->p_rxdesc =
707 (struct mvgbe_rxdesc *)memalign(PKTALIGN,
708 MV_RXQ_DESC_ALIGNED_SIZE*RINGSZ + 1);
709
710 if (!dmvgbe->p_rxdesc)
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530711 goto error2;
712
Albert Aribaude91d7d32010-07-12 22:24:28 +0200713 dmvgbe->p_rxbuf = (u8 *) memalign(PKTALIGN,
714 RINGSZ*PKTSIZE_ALIGN + 1);
715
716 if (!dmvgbe->p_rxbuf)
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530717 goto error3;
718
Albert Aribaude91d7d32010-07-12 22:24:28 +0200719 dmvgbe->p_aligned_txbuf = memalign(8, PKTSIZE_ALIGN);
720
721 if (!dmvgbe->p_aligned_txbuf)
Simon Kagstrome9220b32009-08-20 10:14:11 +0200722 goto error4;
723
Albert Aribaude91d7d32010-07-12 22:24:28 +0200724 dmvgbe->p_txdesc = (struct mvgbe_txdesc *) memalign(
725 PKTALIGN, sizeof(struct mvgbe_txdesc) + 1);
726
727 if (!dmvgbe->p_txdesc) {
728 free(dmvgbe->p_aligned_txbuf);
729error4:
730 free(dmvgbe->p_rxbuf);
731error3:
732 free(dmvgbe->p_rxdesc);
733error2:
734 free(dmvgbe);
735error1:
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530736 printf("Err.. %s Failed to allocate memory\n",
Joe Hershberger9f09a362015-04-08 01:41:06 -0500737 __func__);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530738 return -1;
739 }
740
Albert Aribaude91d7d32010-07-12 22:24:28 +0200741 dev = &dmvgbe->dev;
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530742
Mike Frysinger6b300dc2011-11-10 14:11:04 +0000743 /* must be less than sizeof(dev->name) */
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530744 sprintf(dev->name, "egiga%d", devnum);
745
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530746 switch (devnum) {
747 case 0:
Albert Aribaude91d7d32010-07-12 22:24:28 +0200748 dmvgbe->regs = (void *)MVGBE0_BASE;
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530749 break;
Albert Aribaude91d7d32010-07-12 22:24:28 +0200750#if defined(MVGBE1_BASE)
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530751 case 1:
Albert Aribaude91d7d32010-07-12 22:24:28 +0200752 dmvgbe->regs = (void *)MVGBE1_BASE;
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530753 break;
Albert Aribaude91d7d32010-07-12 22:24:28 +0200754#endif
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530755 default: /* this should never happen */
756 printf("Err..(%s) Invalid device number %d\n",
Joe Hershberger9f09a362015-04-08 01:41:06 -0500757 __func__, devnum);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530758 return -1;
759 }
760
Albert Aribaude91d7d32010-07-12 22:24:28 +0200761 dev->init = (void *)mvgbe_init;
762 dev->halt = (void *)mvgbe_halt;
763 dev->send = (void *)mvgbe_send;
764 dev->recv = (void *)mvgbe_recv;
765 dev->write_hwaddr = (void *)mvgbe_write_hwaddr;
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530766
767 eth_register(dev);
768
Sebastian Hesselbarth94a483c2012-12-04 09:32:00 +0100769#if defined(CONFIG_PHYLIB)
770 mvgbe_phylib_init(dev, PHY_BASE_ADR + devnum);
771#elif defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
Joe Hershberger1fbcbed2016-08-08 11:28:38 -0500772 int retval;
773 struct mii_dev *mdiodev = mdio_alloc();
774 if (!mdiodev)
775 return -ENOMEM;
776 strncpy(mdiodev->name, dev->name, MDIO_NAME_LEN);
777 mdiodev->read = smi_reg_read;
778 mdiodev->write = smi_reg_write;
779
780 retval = mdio_register(mdiodev);
781 if (retval < 0)
782 return retval;
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530783 /* Set phy address of the port */
Albert Aribaude91d7d32010-07-12 22:24:28 +0200784 miiphy_write(dev->name, MV_PHY_ADR_REQUEST,
785 MV_PHY_ADR_REQUEST, PHY_BASE_ADR + devnum);
Prafulla Wadaskarb7a280d2009-06-14 22:33:46 +0530786#endif
787 }
788 return 0;
Prafulla Wadaskar12618ef2009-07-01 20:34:51 +0200789}