blob: 6e80e5b4623e3b72fc3074f3ea0cd5f463852879 [file] [log] [blame]
Thomas Weber276ffbd2012-01-28 09:25:46 +00001/*
2 * (C) Copyright 2006-2008
3 * Texas Instruments.
4 * Richard Woodruff <r-woodruff2@ti.com>
5 * Syed Mohammed Khasim <x0khasim@ti.com>
6 *
7 * (C) Copyright 2012
8 * Corscience GmbH & Co. KG
9 * Thomas Weber <weber@corscience.de>
10 *
11 * Configuration settings for the Tricorder board.
12 *
Wolfgang Denkbd8ec7e2013-10-07 13:07:26 +020013 * SPDX-License-Identifier: GPL-2.0+
Thomas Weber276ffbd2012-01-28 09:25:46 +000014 */
15
16#ifndef __CONFIG_H
17#define __CONFIG_H
18
Tom Rini48157342017-01-25 20:42:35 -050019#define CONFIG_MACH_TYPE MACH_TYPE_TRICORDER
Thomas Weber276ffbd2012-01-28 09:25:46 +000020/*
21 * 1MB into the SDRAM to allow for SPL's bss at the beginning of SDRAM
22 * 64 bytes before this address should be set aside for u-boot.img's
23 * header. That is 0x800FFFC0--0x80100000 should not be used for any
24 * other needs.
25 */
26#define CONFIG_SYS_TEXT_BASE 0x80100000
27
28#define CONFIG_SDRC /* The chip has SDRC controller */
29
30#include <asm/arch/cpu.h> /* get chip and board defs */
Nishanth Menonfa96c962015-03-09 17:12:04 -050031#include <asm/arch/omap.h>
Thomas Weber276ffbd2012-01-28 09:25:46 +000032
Thomas Weber276ffbd2012-01-28 09:25:46 +000033/* Clock Defines */
34#define V_OSCK 26000000 /* Clock output from T2 */
35#define V_SCLK (V_OSCK >> 1)
36
Thomas Weber276ffbd2012-01-28 09:25:46 +000037#define CONFIG_MISC_INIT_R
38
39#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
40#define CONFIG_SETUP_MEMORY_TAGS
41#define CONFIG_INITRD_TAG
42#define CONFIG_REVISION_TAG
43
Thomas Weber276ffbd2012-01-28 09:25:46 +000044/* Size of malloc() pool */
Bernhard Walle183cbc92012-04-03 00:37:03 +000045#define CONFIG_SYS_MALLOC_LEN (1024*1024)
Thomas Weber276ffbd2012-01-28 09:25:46 +000046
47/* Hardware drivers */
48
49/* NS16550 Configuration */
Thomas Weber276ffbd2012-01-28 09:25:46 +000050#define CONFIG_SYS_NS16550_SERIAL
51#define CONFIG_SYS_NS16550_REG_SIZE (-4)
52#define CONFIG_SYS_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
53
54/* select serial console configuration */
55#define CONFIG_CONS_INDEX 3
56#define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
57#define CONFIG_SERIAL3 3
Thomas Weber276ffbd2012-01-28 09:25:46 +000058#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
59 115200}
60
Thomas Weber276ffbd2012-01-28 09:25:46 +000061/* I2C */
Heiko Schocherf53f2b82013-10-22 11:03:18 +020062#define CONFIG_SYS_I2C
63#define CONFIG_SYS_OMAP24_I2C_SPEED 100000
64#define CONFIG_SYS_OMAP24_I2C_SLAVE 1
65#define CONFIG_SYS_I2C_OMAP34XX
66
Andreas Bießmann01a3f532013-09-06 15:04:52 +020067
68/* EEPROM */
Andreas Bießmann01a3f532013-09-06 15:04:52 +020069#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
70#define CONFIG_SYS_EEPROM_BUS_NUM 1
Thomas Weber276ffbd2012-01-28 09:25:46 +000071
72/* TWL4030 */
Thomas Weber276ffbd2012-01-28 09:25:46 +000073#define CONFIG_TWL4030_LED
74
75/* Board NAND Info */
Thomas Weber276ffbd2012-01-28 09:25:46 +000076#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
Andreas Bießmannda6087a2013-09-06 15:04:47 +020077#define MTDIDS_DEFAULT "nand0=omap2-nand.0"
78#define MTDPARTS_DEFAULT "mtdparts=omap2-nand.0:" \
79 "128k(SPL)," \
80 "1m(u-boot)," \
81 "384k(u-boot-env1)," \
82 "1152k(mtdoops)," \
83 "384k(u-boot-env2)," \
84 "5m(kernel)," \
85 "2m(fdt)," \
86 "-(ubi)"
Thomas Weber276ffbd2012-01-28 09:25:46 +000087
88#define CONFIG_NAND_OMAP_GPMC
89#define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
90 /* to access nand */
91#define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
92 /* to access nand at */
93 /* CS0 */
Thomas Weber276ffbd2012-01-28 09:25:46 +000094#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */
95 /* devices */
Andreas Bießmannbbf8c932013-04-02 06:05:58 +000096#define CONFIG_BCH
Prabhakar Kushwaha4d2ba172013-10-04 13:47:58 +053097#define CONFIG_SYS_NAND_MAX_OOBFREE 2
98#define CONFIG_SYS_NAND_MAX_ECCPOS 56
Thomas Weber276ffbd2012-01-28 09:25:46 +000099
Thomas Weber276ffbd2012-01-28 09:25:46 +0000100/* needed for ubi */
Thomas Weber276ffbd2012-01-28 09:25:46 +0000101#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
102#define CONFIG_MTD_PARTITIONS
103
Andreas Bießmannd6f3c152013-09-06 15:04:50 +0200104/* Environment information (this is the common part) */
Thomas Weber276ffbd2012-01-28 09:25:46 +0000105
Thomas Weber276ffbd2012-01-28 09:25:46 +0000106
Andreas Bießmann65c8f2c2013-09-06 15:04:53 +0200107/* hang() the board on panic() */
108#define CONFIG_PANIC_HANG
109
Andreas Bießmannd6f3c152013-09-06 15:04:50 +0200110/* environment placement (for NAND), is different for FLASHCARD but does not
111 * harm there */
112#define CONFIG_ENV_OFFSET 0x120000 /* env start */
113#define CONFIG_ENV_OFFSET_REDUND 0x2A0000 /* redundant env start */
114#define CONFIG_ENV_SIZE (16 << 10) /* use 16KiB for env */
115#define CONFIG_ENV_RANGE (384 << 10) /* allow badblocks in env */
116
Andreas Bießmann90071f92013-09-06 15:04:48 +0200117/* the loadaddr is the same as CONFIG_SYS_LOAD_ADDR, unfortunately the defiend
118 * value can not be used here! */
119#define CONFIG_LOADADDR 0x82000000
120
Andreas Bießmannd6f3c152013-09-06 15:04:50 +0200121#define CONFIG_COMMON_ENV_SETTINGS \
Thomas Weber276ffbd2012-01-28 09:25:46 +0000122 "console=ttyO2,115200n8\0" \
Thomas Weber1dd2f8e2012-02-13 03:16:53 +0000123 "mmcdev=0\0" \
Thomas Weberc9279302013-09-06 15:04:46 +0200124 "vram=3M\0" \
Thomas Weber276ffbd2012-01-28 09:25:46 +0000125 "defaultdisplay=lcd\0" \
Andreas Bießmannd6f3c152013-09-06 15:04:50 +0200126 "kernelopts=mtdoops.mtddev=3\0" \
Andreas Bießmannce19bed2013-09-06 15:04:51 +0200127 "mtdparts=" MTDPARTS_DEFAULT "\0" \
128 "mtdids=" MTDIDS_DEFAULT "\0" \
Thomas Weber276ffbd2012-01-28 09:25:46 +0000129 "commonargs=" \
130 "setenv bootargs console=${console} " \
Andreas Bießmannda6087a2013-09-06 15:04:47 +0200131 "${mtdparts} " \
Andreas Bießmannd6f3c152013-09-06 15:04:50 +0200132 "${kernelopts} " \
133 "vt.global_cursor_default=0 " \
Thomas Weber276ffbd2012-01-28 09:25:46 +0000134 "vram=${vram} " \
Andreas Bießmannd6f3c152013-09-06 15:04:50 +0200135 "omapdss.def_disp=${defaultdisplay}\0"
136
137#define CONFIG_BOOTCOMMAND "run autoboot"
138
139/* specific environment settings for different use cases
140 * FLASHCARD: used to run a rdimage from sdcard to program the device
141 * 'NORMAL': used to boot kernel from sdcard, nand, ...
142 *
143 * The main aim for the FLASHCARD skin is to have an embedded environment
144 * which will not be influenced by any data already on the device.
145 */
146#ifdef CONFIG_FLASHCARD
Andreas Bießmannd6f3c152013-09-06 15:04:50 +0200147/* the rdaddr is 16 MiB before the loadaddr */
148#define CONFIG_ENV_RDADDR "rdaddr=0x81000000\0"
149
150#define CONFIG_EXTRA_ENV_SETTINGS \
151 CONFIG_COMMON_ENV_SETTINGS \
152 CONFIG_ENV_RDADDR \
153 "autoboot=" \
Andreas Bießmannd6f3c152013-09-06 15:04:50 +0200154 "run commonargs; " \
155 "setenv bootargs ${bootargs} " \
156 "flashy_updateimg=/dev/mmcblk0p1:corscience_update.img " \
157 "rdinit=/sbin/init; " \
158 "mmc dev ${mmcdev}; mmc rescan; " \
159 "fatload mmc ${mmcdev} ${loadaddr} uImage; " \
160 "fatload mmc ${mmcdev} ${rdaddr} uRamdisk; " \
161 "bootm ${loadaddr} ${rdaddr}\0"
162
163#else /* CONFIG_FLASHCARD */
164
165#define CONFIG_ENV_OVERWRITE /* allow to overwrite serial and ethaddr */
166
Andreas Bießmannd6f3c152013-09-06 15:04:50 +0200167#define CONFIG_EXTRA_ENV_SETTINGS \
168 CONFIG_COMMON_ENV_SETTINGS \
Thomas Weber276ffbd2012-01-28 09:25:46 +0000169 "mmcargs=" \
170 "run commonargs; " \
171 "setenv bootargs ${bootargs} " \
172 "root=/dev/mmcblk0p2 " \
Andreas Bießmannd6f3c152013-09-06 15:04:50 +0200173 "rootwait " \
174 "rw\0" \
Thomas Weber276ffbd2012-01-28 09:25:46 +0000175 "nandargs=" \
176 "run commonargs; " \
177 "setenv bootargs ${bootargs} " \
Bernhard Walle2dd62f72012-04-03 00:37:04 +0000178 "root=ubi0:root " \
Andreas Bießmannda6087a2013-09-06 15:04:47 +0200179 "ubi.mtd=7 " \
Thomas Weber276ffbd2012-01-28 09:25:46 +0000180 "rootfstype=ubifs " \
Andreas Bießmannd6f3c152013-09-06 15:04:50 +0200181 "ro\0" \
Thomas Weber1dd2f8e2012-02-13 03:16:53 +0000182 "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
Thomas Weber276ffbd2012-01-28 09:25:46 +0000183 "bootscript=echo Running bootscript from mmc ...; " \
184 "source ${loadaddr}\0" \
Thomas Weber1dd2f8e2012-02-13 03:16:53 +0000185 "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
Thomas Weber276ffbd2012-01-28 09:25:46 +0000186 "mmcboot=echo Booting from mmc ...; " \
187 "run mmcargs; " \
188 "bootm ${loadaddr}\0" \
Andreas Bießmannce19bed2013-09-06 15:04:51 +0200189 "loaduimage_ubi=ubi part ubi; " \
Joe Hershberger108458a2012-11-01 16:54:18 +0000190 "ubifsmount ubi:root; " \
Bernhard Walle2dd62f72012-04-03 00:37:04 +0000191 "ubifsload ${loadaddr} /boot/uImage\0" \
Andreas Bießmann111c7b02013-09-06 15:04:57 +0200192 "loaduimage_nand=nand read ${loadaddr} kernel 0x500000\0" \
Thomas Weber276ffbd2012-01-28 09:25:46 +0000193 "nandboot=echo Booting from nand ...; " \
194 "run nandargs; " \
Andreas Bießmann111c7b02013-09-06 15:04:57 +0200195 "run loaduimage_nand; " \
Thomas Weber276ffbd2012-01-28 09:25:46 +0000196 "bootm ${loadaddr}\0" \
Andrew Bradforde1c7c8a2012-10-01 05:06:52 +0000197 "autoboot=mmc dev ${mmcdev}; if mmc rescan; then " \
Thomas Weber276ffbd2012-01-28 09:25:46 +0000198 "if run loadbootscript; then " \
199 "run bootscript; " \
200 "else " \
201 "if run loaduimage; then " \
202 "run mmcboot; " \
203 "else run nandboot; " \
204 "fi; " \
205 "fi; " \
206 "else run nandboot; fi\0"
207
Andreas Bießmannd6f3c152013-09-06 15:04:50 +0200208#endif /* CONFIG_FLASHCARD */
Thomas Weber276ffbd2012-01-28 09:25:46 +0000209
210/* Miscellaneous configurable options */
211#define CONFIG_SYS_LONGHELP /* undef to save memory */
Andreas Bießmannd6f3c152013-09-06 15:04:50 +0200212#define CONFIG_CMDLINE_EDITING /* enable cmdline history */
Thomas Weber276ffbd2012-01-28 09:25:46 +0000213#define CONFIG_AUTO_COMPLETE
Thomas Weber276ffbd2012-01-28 09:25:46 +0000214#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
215/* Print Buffer Size */
216#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + \
217 sizeof(CONFIG_SYS_PROMPT) + 16)
218#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
219
220/* Boot Argument Buffer Size */
221#define CONFIG_SYS_BARGSIZE (CONFIG_SYS_CBSIZE)
222
Thomas Webere2406c12013-09-06 15:04:56 +0200223#define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0 + 0x00000000)
Thomas Weber276ffbd2012-01-28 09:25:46 +0000224#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_MEMTEST_START + \
Thomas Webere2406c12013-09-06 15:04:56 +0200225 0x07000000) /* 112 MB */
Thomas Weber276ffbd2012-01-28 09:25:46 +0000226
227#define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0 + 0x02000000)
228
229/*
230 * OMAP3 has 12 GP timers, they can be driven by the system clock
231 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
232 * This rate is divided by a local divisor.
233 */
234#define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2)
235#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
Thomas Weber276ffbd2012-01-28 09:25:46 +0000236
Thomas Weber276ffbd2012-01-28 09:25:46 +0000237/* Physical Memory Map */
238#define CONFIG_NR_DRAM_BANKS 2 /* CS1 may or may not be populated */
239#define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
Thomas Weber276ffbd2012-01-28 09:25:46 +0000240#define PHYS_SDRAM_2 OMAP34XX_SDRC_CS1
241
242/* NAND and environment organization */
Thomas Weber276ffbd2012-01-28 09:25:46 +0000243#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
244
Thomas Weber276ffbd2012-01-28 09:25:46 +0000245#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
246#define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
247#define CONFIG_SYS_INIT_RAM_SIZE 0x800
248#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
249 CONFIG_SYS_INIT_RAM_SIZE - \
250 GENERATED_GBL_DATA_SIZE)
251
252/* SRAM config */
253#define CONFIG_SYS_SRAM_START 0x40200000
254#define CONFIG_SYS_SRAM_SIZE 0x10000
255
256/* Defines for SPL */
Tom Rini28591df2012-08-13 12:03:19 -0700257#define CONFIG_SPL_FRAMEWORK
Thomas Weber276ffbd2012-01-28 09:25:46 +0000258#define CONFIG_SPL_NAND_SIMPLE
259
Scott Woodc352a0c2012-09-20 19:09:07 -0500260#define CONFIG_SPL_NAND_BASE
261#define CONFIG_SPL_NAND_DRIVERS
262#define CONFIG_SPL_NAND_ECC
Tom Rini28eec372016-11-07 21:34:54 -0500263#define CONFIG_SPL_LDSCRIPT "arch/arm/mach-omap2/u-boot-spl.lds"
Guillaume GARDET602a16c2014-10-15 17:53:11 +0200264#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
Paul Kocialkowski341e8cd2014-11-08 23:14:55 +0100265#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
Thomas Weber276ffbd2012-01-28 09:25:46 +0000266
267#define CONFIG_SPL_TEXT_BASE 0x40200000 /*CONFIG_SYS_SRAM_START*/
Tom Rinicfff4aa2016-08-26 13:30:43 -0400268#define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \
269 CONFIG_SPL_TEXT_BASE)
Thomas Weber276ffbd2012-01-28 09:25:46 +0000270
271#define CONFIG_SPL_BSS_START_ADDR 0x80000000 /*CONFIG_SYS_SDRAM_BASE*/
272#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
273
274/* NAND boot config */
275#define CONFIG_SYS_NAND_5_ADDR_CYCLE
276#define CONFIG_SYS_NAND_PAGE_COUNT 64
277#define CONFIG_SYS_NAND_PAGE_SIZE 2048
278#define CONFIG_SYS_NAND_OOBSIZE 64
279#define CONFIG_SYS_NAND_BLOCK_SIZE (128*1024)
280#define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
Andreas Bießmann6bf0b1a2014-04-10 12:52:52 +0200281#define CONFIG_SYS_NAND_ECCPOS {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, \
282 13, 14, 16, 17, 18, 19, 20, 21, 22, \
283 23, 24, 25, 26, 27, 28, 30, 31, 32, \
284 33, 34, 35, 36, 37, 38, 39, 40, 41, \
285 42, 44, 45, 46, 47, 48, 49, 50, 51, \
286 52, 53, 54, 55, 56}
Thomas Weber276ffbd2012-01-28 09:25:46 +0000287
288#define CONFIG_SYS_NAND_ECCSIZE 512
Andreas Bießmannbbf8c932013-04-02 06:05:58 +0000289#define CONFIG_SYS_NAND_ECCBYTES 13
pekon gupta3ef49732013-11-18 19:03:01 +0530290#define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_BCH8_CODE_HW_DETECTION_SW
Thomas Weber276ffbd2012-01-28 09:25:46 +0000291
Thomas Weber276ffbd2012-01-28 09:25:46 +0000292#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
293
Andreas Bießmannda6087a2013-09-06 15:04:47 +0200294#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x20000
295#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x100000
Thomas Weber276ffbd2012-01-28 09:25:46 +0000296
297#define CONFIG_SYS_SPL_MALLOC_START 0x80208000
298#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000 /* 1 MB */
299
Thomas Webere2406c12013-09-06 15:04:56 +0200300#define CONFIG_SYS_ALT_MEMTEST
301#define CONFIG_SYS_MEMTEST_SCRATCH 0x81000000
Thomas Weber276ffbd2012-01-28 09:25:46 +0000302#endif /* __CONFIG_H */