blob: 3741277f60a0f64a1f6a87cdd43c7a1ef713e168 [file] [log] [blame]
Larry Johnson667a3d42007-12-27 11:28:51 -05001/*
2 *
3 * See file CREDITS for list of people who contributed to this
4 * project.
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation; either version 2 of
9 * the License, or (at your option) any later version.
10 *
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 * GNU General Public License for more details.
15 *
16 * You should have received a copy of the GNU General Public License
17 * along with this program; if not, write to the Free Software
18 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
19 * MA 02111-1307 USA
20 */
21
Wolfgang Denk0191e472010-10-26 14:34:52 +020022#include <asm-offsets.h>
Larry Johnson667a3d42007-12-27 11:28:51 -050023#include <ppc_asm.tmpl>
Peter Tyser133c0fe2010-04-12 22:28:07 -050024#include <asm/mmu.h>
Larry Johnson667a3d42007-12-27 11:28:51 -050025#include <config.h>
26
27/**************************************************************************
28 * TLB TABLE
29 *
30 * This table is used by the cpu boot code to setup the initial tlb
31 * entries. Rather than make broad assumptions in the cpu source tree,
32 * this table lets each board set things up however they like.
33 *
34 * Pointer to the table is returned in r1
35 *
36 *************************************************************************/
37 .section .bootpg,"ax"
38 .globl tlbtab
39
40tlbtab:
41 tlbtab_start
42
43 /*
44 * BOOT_CS (FLASH) must be first. Before relocation SA_I can be off to use the
45 * speed up boot process. It is patched after relocation to enable SA_I
46 */
Stefan Roese94b62702010-04-14 13:57:18 +020047 tlbentry( 0xF0000000, SZ_256M, 0xF0000000, 1, AC_RWX | SA_G )
Larry Johnson667a3d42007-12-27 11:28:51 -050048
49 /*
50 * TLB entries for SDRAM are not needed on this platform. They are
51 * generated dynamically in the SPD DDR2 detection routine.
52 */
53
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020054#ifdef CONFIG_SYS_INIT_RAM_DCACHE
Larry Johnson667a3d42007-12-27 11:28:51 -050055 /* TLB-entry for init-ram in dcache (SA_I must be turned off!) */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020056 tlbentry( CONFIG_SYS_INIT_RAM_ADDR, SZ_64K, CONFIG_SYS_INIT_RAM_ADDR, 0,
Stefan Roese94b62702010-04-14 13:57:18 +020057 AC_RWX | SA_G )
Larry Johnson667a3d42007-12-27 11:28:51 -050058#endif
59
60 /* TLB-entry for PCI Memory */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020061 tlbentry( CONFIG_SYS_PCI_MEMBASE + 0x00000000, SZ_256M,
Stefan Roese94b62702010-04-14 13:57:18 +020062 CONFIG_SYS_PCI_MEMBASE + 0x00000000, 1, AC_RW | SA_IG )
Larry Johnson67682672008-03-17 11:10:35 -050063
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020064 tlbentry( CONFIG_SYS_PCI_MEMBASE + 0x10000000, SZ_256M,
Stefan Roese94b62702010-04-14 13:57:18 +020065 CONFIG_SYS_PCI_MEMBASE + 0x10000000, 1, AC_RW | SA_IG )
Larry Johnson67682672008-03-17 11:10:35 -050066
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020067 tlbentry( CONFIG_SYS_PCI_MEMBASE + 0x20000000, SZ_256M,
Stefan Roese94b62702010-04-14 13:57:18 +020068 CONFIG_SYS_PCI_MEMBASE + 0x20000000, 1, AC_RW | SA_IG )
Larry Johnson67682672008-03-17 11:10:35 -050069
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020070 tlbentry( CONFIG_SYS_PCI_MEMBASE + 0x30000000, SZ_256M,
Stefan Roese94b62702010-04-14 13:57:18 +020071 CONFIG_SYS_PCI_MEMBASE + 0x30000000, 1, AC_RW | SA_IG )
Larry Johnson667a3d42007-12-27 11:28:51 -050072
73 /* TLB-entry for EBC */
Stefan Roese94b62702010-04-14 13:57:18 +020074 tlbentry( CONFIG_SYS_CPLD_BASE, SZ_1K, CONFIG_SYS_CPLD_BASE, 1, AC_RW | SA_IG )
Larry Johnson667a3d42007-12-27 11:28:51 -050075
76 /* TLB-entry for Internal Registers & OCM */
77 /* I wonder why this must be executable -- lrj@acm.org 2007-10-08 */
Stefan Roese94b62702010-04-14 13:57:18 +020078 tlbentry( 0xE0000000, SZ_16M, 0xE0000000, 0, AC_RWX | SA_I )
Larry Johnson667a3d42007-12-27 11:28:51 -050079
80 /*TLB-entry PCI registers*/
Stefan Roese94b62702010-04-14 13:57:18 +020081 tlbentry( 0xEEC00000, SZ_1K, 0xEEC00000, 1, AC_RW | SA_IG )
Larry Johnson667a3d42007-12-27 11:28:51 -050082
83 /* TLB-entry for peripherals */
Stefan Roese94b62702010-04-14 13:57:18 +020084 tlbentry( 0xEF000000, SZ_16M, 0xEF000000, 1, AC_RW | SA_IG)
Larry Johnson667a3d42007-12-27 11:28:51 -050085
86 /* TLB-entry PCI IO Space - from sr@denx.de */
Stefan Roese94b62702010-04-14 13:57:18 +020087 tlbentry(0xE8000000, SZ_64K, 0xE8000000, 1, AC_RW | SA_IG)
Larry Johnson667a3d42007-12-27 11:28:51 -050088
89 tlbtab_end
Larry Johnson67682672008-03-17 11:10:35 -050090
91#if defined(CONFIG_KORAT_PERMANENT)
92 .globl korat_branch_absolute
93korat_branch_absolute:
94 mtlr r3
95 blr
96#endif