blob: 423b7153522a724dd78ddcb7200fce3ba68ca6b4 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Jason Liu83aa8fe2011-11-25 00:18:01 +00002/*
3 * (C) Copyright 2007
4 * Sascha Hauer, Pengutronix
5 *
6 * (C) Copyright 2009 Freescale Semiconductor, Inc.
Jason Liu83aa8fe2011-11-25 00:18:01 +00007 */
8
Jeroen Hofstee1abf3a12014-10-08 22:57:52 +02009#include <bootm.h>
Jason Liu83aa8fe2011-11-25 00:18:01 +000010#include <common.h>
Simon Glassea8c0432020-07-19 10:15:41 -060011#include <dm.h>
Simon Glass97589732020-05-10 11:40:02 -060012#include <init.h>
Simon Glass0f2af882020-05-10 11:40:05 -060013#include <log.h>
Simon Glass274e0b02020-05-10 11:39:56 -060014#include <net.h>
Jeroen Hofstee1abf3a12014-10-08 22:57:52 +020015#include <netdev.h>
Masahiro Yamada56a931c2016-09-21 11:28:55 +090016#include <linux/errno.h>
Jason Liu83aa8fe2011-11-25 00:18:01 +000017#include <asm/io.h>
18#include <asm/arch/imx-regs.h>
19#include <asm/arch/clock.h>
20#include <asm/arch/sys_proto.h>
Fabio Estevam6479f512012-04-29 08:11:13 +000021#include <asm/arch/crm_regs.h>
Peng Fand64a3c52018-01-10 13:20:34 +080022#include <asm/mach-imx/boot_mode.h>
Tim Harvey27f90592015-05-18 06:56:46 -070023#include <imx_thermal.h>
Eric Nelson54b3f3b2012-09-23 07:30:55 +000024#include <ipu_pixfmt.h>
Ye.Lif19692c2014-11-20 21:14:14 +080025#include <thermal.h>
Nikita Kiryanovb5c9ed32014-11-21 12:47:26 +020026#include <sata.h>
Ye Li3525e3c2019-07-22 20:51:25 -070027#include <dm/device-internal.h>
28#include <dm/uclass-internal.h>
Jason Liu83aa8fe2011-11-25 00:18:01 +000029
Yangbo Lu73340382019-06-21 11:42:28 +080030#ifdef CONFIG_FSL_ESDHC_IMX
31#include <fsl_esdhc_imx.h>
Jason Liu83aa8fe2011-11-25 00:18:01 +000032#endif
33
Eric Nelson25e02302015-02-15 14:37:21 -070034static u32 reset_cause = -1;
35
Max Krummenachercb2c8fd2019-02-01 16:04:51 +010036u32 get_imx_reset_cause(void)
Jason Liu83aa8fe2011-11-25 00:18:01 +000037{
Jason Liu83aa8fe2011-11-25 00:18:01 +000038 struct src *src_regs = (struct src *)SRC_BASE_ADDR;
39
Max Krummenachercb2c8fd2019-02-01 16:04:51 +010040 if (reset_cause == -1) {
41 reset_cause = readl(&src_regs->srsr);
42/* preserve the value for U-Boot proper */
43#if !defined(CONFIG_SPL_BUILD)
44 writel(reset_cause, &src_regs->srsr);
45#endif
46 }
47
48 return reset_cause;
49}
Jason Liu83aa8fe2011-11-25 00:18:01 +000050
Max Krummenachercb2c8fd2019-02-01 16:04:51 +010051#if defined(CONFIG_DISPLAY_CPUINFO) && !defined(CONFIG_SPL_BUILD)
52static char *get_reset_cause(void)
53{
54 switch (get_imx_reset_cause()) {
Jason Liu83aa8fe2011-11-25 00:18:01 +000055 case 0x00001:
Fabio Estevam9af122b2012-03-13 07:26:48 +000056 case 0x00011:
Jason Liu83aa8fe2011-11-25 00:18:01 +000057 return "POR";
58 case 0x00004:
59 return "CSU";
60 case 0x00008:
61 return "IPP USER";
62 case 0x00010:
Adrian Alonso9f883e02015-09-02 13:54:23 -050063#ifdef CONFIG_MX7
64 return "WDOG1";
65#else
Jason Liu83aa8fe2011-11-25 00:18:01 +000066 return "WDOG";
Adrian Alonso9f883e02015-09-02 13:54:23 -050067#endif
Jason Liu83aa8fe2011-11-25 00:18:01 +000068 case 0x00020:
69 return "JTAG HIGH-Z";
70 case 0x00040:
71 return "JTAG SW";
Adrian Alonso9f883e02015-09-02 13:54:23 -050072 case 0x00080:
73 return "WDOG3";
74#ifdef CONFIG_MX7
75 case 0x00100:
76 return "WDOG4";
77 case 0x00200:
78 return "TEMPSENSE";
Peng Fan39945c12018-11-20 10:19:25 +000079#elif defined(CONFIG_IMX8M)
Peng Fana78e0ac2018-01-10 13:20:25 +080080 case 0x00100:
81 return "WDOG2";
82 case 0x00200:
83 return "TEMPSENSE";
Adrian Alonso9f883e02015-09-02 13:54:23 -050084#else
85 case 0x00100:
86 return "TEMPSENSE";
Jason Liu83aa8fe2011-11-25 00:18:01 +000087 case 0x10000:
88 return "WARM BOOT";
Adrian Alonso9f883e02015-09-02 13:54:23 -050089#endif
Jason Liu83aa8fe2011-11-25 00:18:01 +000090 default:
91 return "unknown reset";
92 }
93}
Prabhakar Kushwahaf2c19de2015-05-18 17:13:52 +053094#endif
Eric Nelson25e02302015-02-15 14:37:21 -070095
Anatolij Gustschin03dd9862017-08-28 21:46:26 +020096#if defined(CONFIG_DISPLAY_CPUINFO) && !defined(CONFIG_SPL_BUILD)
Fabio Estevam46e97332012-03-20 04:21:45 +000097
Troy Kisky58394932012-10-23 10:57:46 +000098const char *get_imx_type(u32 imxtype)
Fabio Estevam46e97332012-03-20 04:21:45 +000099{
100 switch (imxtype) {
Peng Fan69cec072019-12-27 10:14:02 +0800101 case MXC_CPU_IMX8MP:
Ye Lid2d754f2020-04-20 20:12:54 -0700102 return "8MP[8]"; /* Quad-core version of the imx8mp */
103 case MXC_CPU_IMX8MPD:
104 return "8MP Dual[3]"; /* Dual-core version of the imx8mp */
105 case MXC_CPU_IMX8MPL:
106 return "8MP Lite[4]"; /* Quad-core Lite version of the imx8mp */
Ye Lid2d754f2020-04-20 20:12:54 -0700107 case MXC_CPU_IMX8MP6:
108 return "8MP[6]"; /* Quad-core version of the imx8mp, NPU fused */
Peng Fan5d2f2062019-06-27 17:23:49 +0800109 case MXC_CPU_IMX8MN:
Peng Fan1a07d912020-02-05 17:39:27 +0800110 return "8MNano Quad"; /* Quad-core version */
111 case MXC_CPU_IMX8MND:
112 return "8MNano Dual"; /* Dual-core version */
113 case MXC_CPU_IMX8MNS:
114 return "8MNano Solo"; /* Single-core version */
115 case MXC_CPU_IMX8MNL:
116 return "8MNano QuadLite"; /* Quad-core Lite version */
117 case MXC_CPU_IMX8MNDL:
118 return "8MNano DualLite"; /* Dual-core Lite version */
119 case MXC_CPU_IMX8MNSL:
Ye Li715180e2021-03-19 15:57:11 +0800120 return "8MNano SoloLite";/* Single-core Lite version of the imx8mn */
121 case MXC_CPU_IMX8MNUQ:
122 return "8MNano UltraLite Quad";/* Quad-core UltraLite version of the imx8mn */
123 case MXC_CPU_IMX8MNUD:
124 return "8MNano UltraLite Dual";/* Dual-core UltraLite version of the imx8mn */
125 case MXC_CPU_IMX8MNUS:
126 return "8MNano UltraLite Solo";/* Single-core UltraLite version of the imx8mn */
Peng Fan2d22a992019-08-27 06:25:04 +0000127 case MXC_CPU_IMX8MM:
128 return "8MMQ"; /* Quad-core version of the imx8mm */
129 case MXC_CPU_IMX8MML:
130 return "8MMQL"; /* Quad-core Lite version of the imx8mm */
131 case MXC_CPU_IMX8MMD:
132 return "8MMD"; /* Dual-core version of the imx8mm */
133 case MXC_CPU_IMX8MMDL:
134 return "8MMDL"; /* Dual-core Lite version of the imx8mm */
135 case MXC_CPU_IMX8MMS:
136 return "8MMS"; /* Single-core version of the imx8mm */
137 case MXC_CPU_IMX8MMSL:
138 return "8MMSL"; /* Single-core Lite version of the imx8mm */
Peng Fan39945c12018-11-20 10:19:25 +0000139 case MXC_CPU_IMX8MQ:
Peng Fan67815082020-02-05 17:34:54 +0800140 return "8MQ"; /* Quad-core version of the imx8mq */
141 case MXC_CPU_IMX8MQL:
142 return "8MQLite"; /* Quad-core Lite version of the imx8mq */
143 case MXC_CPU_IMX8MD:
144 return "8MD"; /* Dual-core version of the imx8mq */
Fabio Estevamf6ced1b2016-02-28 12:33:17 -0300145 case MXC_CPU_MX7S:
Stefan Agnerf19a8e42016-05-06 11:21:50 -0700146 return "7S"; /* Single-core version of the mx7 */
Adrian Alonso9f883e02015-09-02 13:54:23 -0500147 case MXC_CPU_MX7D:
148 return "7D"; /* Dual-core version of the mx7 */
Peng Fan5f247922015-07-11 11:38:42 +0800149 case MXC_CPU_MX6QP:
150 return "6QP"; /* Quad-Plus version of the mx6 */
151 case MXC_CPU_MX6DP:
152 return "6DP"; /* Dual-Plus version of the mx6 */
Troy Kisky58394932012-10-23 10:57:46 +0000153 case MXC_CPU_MX6Q:
Fabio Estevam46e97332012-03-20 04:21:45 +0000154 return "6Q"; /* Quad-core version of the mx6 */
Fabio Estevamf3d5a2c2014-01-26 15:06:41 -0200155 case MXC_CPU_MX6D:
156 return "6D"; /* Dual-core version of the mx6 */
Troy Kisky58394932012-10-23 10:57:46 +0000157 case MXC_CPU_MX6DL:
158 return "6DL"; /* Dual Lite version of the mx6 */
159 case MXC_CPU_MX6SOLO:
160 return "6SOLO"; /* Solo version of the mx6 */
161 case MXC_CPU_MX6SL:
Fabio Estevam46e97332012-03-20 04:21:45 +0000162 return "6SL"; /* Solo-Lite version of the mx6 */
Peng Fan4cfd7972016-12-11 19:24:20 +0800163 case MXC_CPU_MX6SLL:
164 return "6SLL"; /* SLL version of the mx6 */
Fabio Estevam712ab882014-06-24 17:40:58 -0300165 case MXC_CPU_MX6SX:
166 return "6SX"; /* SoloX version of the mx6 */
Peng Faneaa53a12015-07-20 19:28:21 +0800167 case MXC_CPU_MX6UL:
168 return "6UL"; /* Ultra-Lite version of the mx6 */
Peng Fan3b33e3f2016-08-11 14:02:38 +0800169 case MXC_CPU_MX6ULL:
170 return "6ULL"; /* ULL version of the mx6 */
Peng Fanc53d0c92019-08-08 09:55:52 +0000171 case MXC_CPU_MX6ULZ:
172 return "6ULZ"; /* ULZ version of the mx6 */
Troy Kisky58394932012-10-23 10:57:46 +0000173 case MXC_CPU_MX51:
Fabio Estevam46e97332012-03-20 04:21:45 +0000174 return "51";
Troy Kisky58394932012-10-23 10:57:46 +0000175 case MXC_CPU_MX53:
Fabio Estevam46e97332012-03-20 04:21:45 +0000176 return "53";
177 default:
Otavio Salvador8567d7d2012-06-30 05:07:32 +0000178 return "??";
Fabio Estevam46e97332012-03-20 04:21:45 +0000179 }
180}
181
Jason Liu83aa8fe2011-11-25 00:18:01 +0000182int print_cpuinfo(void)
183{
Stefano Babic40adacc2015-05-26 19:53:41 +0200184 u32 cpurev;
185 __maybe_unused u32 max_freq;
Jason Liu83aa8fe2011-11-25 00:18:01 +0000186
Adrian Alonsoce08c362015-09-02 13:54:13 -0500187 cpurev = get_cpu_rev();
188
Peng Fan0df2e032020-05-03 22:19:57 +0800189#if defined(CONFIG_IMX_THERMAL) || defined(CONFIG_IMX_TMU)
Ye.Lif19692c2014-11-20 21:14:14 +0800190 struct udevice *thermal_dev;
Tim Harvey27f90592015-05-18 06:56:46 -0700191 int cpu_tmp, minc, maxc, ret;
Ye.Lif19692c2014-11-20 21:14:14 +0800192
Tim Harveyd792ede2015-05-18 07:02:25 -0700193 printf("CPU: Freescale i.MX%s rev%d.%d",
Peng Fan41b517212019-12-30 17:57:10 +0800194 get_imx_type((cpurev & 0x1FF000) >> 12),
Tim Harveyd792ede2015-05-18 07:02:25 -0700195 (cpurev & 0x000F0) >> 4,
196 (cpurev & 0x0000F) >> 0);
197 max_freq = get_cpu_speed_grade_hz();
198 if (!max_freq || max_freq == mxc_get_clock(MXC_ARM_CLK)) {
199 printf(" at %dMHz\n", mxc_get_clock(MXC_ARM_CLK) / 1000000);
200 } else {
201 printf(" %d MHz (running at %d MHz)\n", max_freq / 1000000,
202 mxc_get_clock(MXC_ARM_CLK) / 1000000);
203 }
204#else
Fabio Estevam46e97332012-03-20 04:21:45 +0000205 printf("CPU: Freescale i.MX%s rev%d.%d at %d MHz\n",
Peng Fan41b517212019-12-30 17:57:10 +0800206 get_imx_type((cpurev & 0x1FF000) >> 12),
Jason Liu83aa8fe2011-11-25 00:18:01 +0000207 (cpurev & 0x000F0) >> 4,
208 (cpurev & 0x0000F) >> 0,
209 mxc_get_clock(MXC_ARM_CLK) / 1000000);
Tim Harveyd792ede2015-05-18 07:02:25 -0700210#endif
Ye.Lif19692c2014-11-20 21:14:14 +0800211
Peng Fan0df2e032020-05-03 22:19:57 +0800212#if defined(CONFIG_IMX_THERMAL) || defined(CONFIG_IMX_TMU)
Tim Harvey27f90592015-05-18 06:56:46 -0700213 puts("CPU: ");
214 switch (get_cpu_temp_grade(&minc, &maxc)) {
215 case TEMP_AUTOMOTIVE:
216 puts("Automotive temperature grade ");
217 break;
218 case TEMP_INDUSTRIAL:
219 puts("Industrial temperature grade ");
220 break;
221 case TEMP_EXTCOMMERCIAL:
222 puts("Extended Commercial temperature grade ");
223 break;
224 default:
225 puts("Commercial temperature grade ");
226 break;
227 }
228 printf("(%dC to %dC)", minc, maxc);
Ye.Lif19692c2014-11-20 21:14:14 +0800229 ret = uclass_get_device(UCLASS_THERMAL, 0, &thermal_dev);
230 if (!ret) {
231 ret = thermal_get_temp(thermal_dev, &cpu_tmp);
232
233 if (!ret)
Tim Harveycea7d882020-10-12 12:26:41 -0700234 printf(" at %dC", cpu_tmp);
Ye.Lif19692c2014-11-20 21:14:14 +0800235 else
Fabio Estevamf62604d2015-09-08 14:43:10 -0300236 debug(" - invalid sensor data\n");
Ye.Lif19692c2014-11-20 21:14:14 +0800237 } else {
Fabio Estevamf62604d2015-09-08 14:43:10 -0300238 debug(" - invalid sensor device\n");
Ye.Lif19692c2014-11-20 21:14:14 +0800239 }
Tim Harveycea7d882020-10-12 12:26:41 -0700240 puts("\n");
Ye.Lif19692c2014-11-20 21:14:14 +0800241#endif
242
Jason Liu83aa8fe2011-11-25 00:18:01 +0000243 printf("Reset cause: %s\n", get_reset_cause());
244 return 0;
245}
246#endif
247
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900248int cpu_eth_init(struct bd_info *bis)
Jason Liu83aa8fe2011-11-25 00:18:01 +0000249{
250 int rc = -ENODEV;
251
252#if defined(CONFIG_FEC_MXC)
253 rc = fecmxc_initialize(bis);
254#endif
255
256 return rc;
257}
258
Yangbo Lu73340382019-06-21 11:42:28 +0800259#ifdef CONFIG_FSL_ESDHC_IMX
Jason Liu83aa8fe2011-11-25 00:18:01 +0000260/*
261 * Initializes on-chip MMC controllers.
262 * to override, implement board_mmc_init()
263 */
Masahiro Yamadaf7ed78b2020-06-26 15:13:33 +0900264int cpu_mmc_init(struct bd_info *bis)
Jason Liu83aa8fe2011-11-25 00:18:01 +0000265{
Jason Liu83aa8fe2011-11-25 00:18:01 +0000266 return fsl_esdhc_mmc_init(bis);
Jason Liu83aa8fe2011-11-25 00:18:01 +0000267}
Benoît Thébaudeau58d22322012-08-17 10:42:55 +0000268#endif
Jason Liu83aa8fe2011-11-25 00:18:01 +0000269
Peng Fan39945c12018-11-20 10:19:25 +0000270#if !(defined(CONFIG_MX7) || defined(CONFIG_IMX8M))
Fabio Estevam6479f512012-04-29 08:11:13 +0000271u32 get_ahb_clk(void)
272{
273 struct mxc_ccm_reg *imx_ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
274 u32 reg, ahb_podf;
275
276 reg = __raw_readl(&imx_ccm->cbcdr);
277 reg &= MXC_CCM_CBCDR_AHB_PODF_MASK;
278 ahb_podf = reg >> MXC_CCM_CBCDR_AHB_PODF_OFFSET;
279
280 return get_periph_clk() / (ahb_podf + 1);
281}
Adrian Alonso9f883e02015-09-02 13:54:23 -0500282#endif
Eric Nelson54b3f3b2012-09-23 07:30:55 +0000283
Eric Nelson54b3f3b2012-09-23 07:30:55 +0000284void arch_preboot_os(void)
285{
Marek Vasut81647a32019-06-09 03:50:51 +0200286#if defined(CONFIG_PCIE_IMX) && !CONFIG_IS_ENABLED(DM_PCI)
Tim Harveyc22f2ea2017-05-12 12:58:41 -0700287 imx_pcie_remove();
288#endif
Ye Li3525e3c2019-07-22 20:51:25 -0700289
290#if defined(CONFIG_IMX_AHCI)
291 struct udevice *dev;
292 int rc;
293
294 rc = uclass_find_device(UCLASS_AHCI, 0, &dev);
295 if (!rc && dev) {
296 rc = device_remove(dev, DM_REMOVE_NORMAL);
297 if (rc)
298 printf("Cannot remove SATA device '%s' (err=%d)\n",
299 dev->name, rc);
300 }
301#endif
302
Simon Glassab3055a2017-06-14 21:28:25 -0600303#if defined(CONFIG_SATA)
Ludwig Zenzeb15ce22019-07-02 15:10:52 +0200304 if (!is_mx6sdl()) {
305 sata_remove(0);
Soeren Mocha517d022014-11-27 10:11:41 +0100306#if defined(CONFIG_MX6)
Ludwig Zenzeb15ce22019-07-02 15:10:52 +0200307 disable_sata_clock();
Soeren Mocha517d022014-11-27 10:11:41 +0100308#endif
Ludwig Zenzeb15ce22019-07-02 15:10:52 +0200309 }
Nikita Kiryanovb5c9ed32014-11-21 12:47:26 +0200310#endif
311#if defined(CONFIG_VIDEO_IPUV3)
Eric Nelson54b3f3b2012-09-23 07:30:55 +0000312 /* disable video before launching O/S */
313 ipuv3_fb_shutdown();
Eric Nelson54b3f3b2012-09-23 07:30:55 +0000314#endif
Igor Opaniukf5abe402019-06-04 00:05:59 +0300315#if defined(CONFIG_VIDEO_MXS) && !defined(CONFIG_DM_VIDEO)
Peng Fanf2c39922015-10-29 15:54:51 +0800316 lcdif_power_down();
317#endif
Nikita Kiryanovb5c9ed32014-11-21 12:47:26 +0200318}
Fabio Estevam16e65f62014-11-14 11:27:21 -0200319
Peng Fan39945c12018-11-20 10:19:25 +0000320#ifndef CONFIG_IMX8M
Fabio Estevam16e65f62014-11-14 11:27:21 -0200321void set_chipselect_size(int const cs_size)
322{
323 unsigned int reg;
324 struct iomuxc *iomuxc_regs = (struct iomuxc *)IOMUXC_BASE_ADDR;
325 reg = readl(&iomuxc_regs->gpr[1]);
326
327 switch (cs_size) {
328 case CS0_128:
329 reg &= ~0x7; /* CS0=128MB, CS1=0, CS2=0, CS3=0 */
330 reg |= 0x5;
331 break;
332 case CS0_64M_CS1_64M:
333 reg &= ~0x3F; /* CS0=64MB, CS1=64MB, CS2=0, CS3=0 */
334 reg |= 0x1B;
335 break;
336 case CS0_64M_CS1_32M_CS2_32M:
337 reg &= ~0x1FF; /* CS0=64MB, CS1=32MB, CS2=32MB, CS3=0 */
338 reg |= 0x4B;
339 break;
340 case CS0_32M_CS1_32M_CS2_32M_CS3_32M:
341 reg &= ~0xFFF; /* CS0=32MB, CS1=32MB, CS2=32MB, CS3=32MB */
342 reg |= 0x249;
343 break;
344 default:
345 printf("Unknown chip select size: %d\n", cs_size);
346 break;
347 }
348
349 writel(reg, &iomuxc_regs->gpr[1]);
350}
Peng Fana78e0ac2018-01-10 13:20:25 +0800351#endif
Fabio Estevam49bcdd72017-11-27 10:25:09 -0200352
Peng Fan39945c12018-11-20 10:19:25 +0000353#if defined(CONFIG_MX7) || defined(CONFIG_IMX8M)
Peng Fan7753bc72018-01-10 13:20:29 +0800354/*
355 * OCOTP_TESTER3[9:8] (see Fusemap Description Table offset 0x440)
356 * defines a 2-bit SPEED_GRADING
357 */
358#define OCOTP_TESTER3_SPEED_SHIFT 8
Peng Fana12bf3c2018-01-10 13:20:30 +0800359enum cpu_speed {
360 OCOTP_TESTER3_SPEED_GRADE0,
361 OCOTP_TESTER3_SPEED_GRADE1,
362 OCOTP_TESTER3_SPEED_GRADE2,
363 OCOTP_TESTER3_SPEED_GRADE3,
Peng Fan6a5f9c92018-12-12 02:47:58 -0800364 OCOTP_TESTER3_SPEED_GRADE4,
Peng Fana12bf3c2018-01-10 13:20:30 +0800365};
Peng Fan7753bc72018-01-10 13:20:29 +0800366
367u32 get_cpu_speed_grade_hz(void)
368{
369 struct ocotp_regs *ocotp = (struct ocotp_regs *)OCOTP_BASE_ADDR;
370 struct fuse_bank *bank = &ocotp->bank[1];
371 struct fuse_bank1_regs *fuse =
372 (struct fuse_bank1_regs *)bank->fuse_regs;
373 uint32_t val;
374
375 val = readl(&fuse->tester3);
376 val >>= OCOTP_TESTER3_SPEED_SHIFT;
Peng Fan6a5f9c92018-12-12 02:47:58 -0800377
Peng Fan0599e5e2020-01-17 16:11:29 +0800378 if (is_imx8mn() || is_imx8mp()) {
Peng Fan6a5f9c92018-12-12 02:47:58 -0800379 val &= 0xf;
380 return 2300000000 - val * 100000000;
381 }
382
383 if (is_imx8mm())
384 val &= 0x7;
385 else
386 val &= 0x3;
Peng Fan7753bc72018-01-10 13:20:29 +0800387
388 switch(val) {
Peng Fana12bf3c2018-01-10 13:20:30 +0800389 case OCOTP_TESTER3_SPEED_GRADE0:
Peng Fan7753bc72018-01-10 13:20:29 +0800390 return 800000000;
Peng Fana12bf3c2018-01-10 13:20:30 +0800391 case OCOTP_TESTER3_SPEED_GRADE1:
Ye Lic9c1f9c2018-10-16 23:12:37 -0700392 return (is_mx7() ? 500000000 : (is_imx8mq() ? 1000000000 : 1200000000));
Peng Fana12bf3c2018-01-10 13:20:30 +0800393 case OCOTP_TESTER3_SPEED_GRADE2:
Ye Lic9c1f9c2018-10-16 23:12:37 -0700394 return (is_mx7() ? 1000000000 : (is_imx8mq() ? 1300000000 : 1600000000));
Peng Fana12bf3c2018-01-10 13:20:30 +0800395 case OCOTP_TESTER3_SPEED_GRADE3:
Ye Lic9c1f9c2018-10-16 23:12:37 -0700396 return (is_mx7() ? 1200000000 : (is_imx8mq() ? 1500000000 : 1800000000));
Peng Fan6a5f9c92018-12-12 02:47:58 -0800397 case OCOTP_TESTER3_SPEED_GRADE4:
398 return 2000000000;
Peng Fan7753bc72018-01-10 13:20:29 +0800399 }
Peng Fana12bf3c2018-01-10 13:20:30 +0800400
Peng Fan7753bc72018-01-10 13:20:29 +0800401 return 0;
402}
403
404/*
405 * OCOTP_TESTER3[7:6] (see Fusemap Description Table offset 0x440)
406 * defines a 2-bit SPEED_GRADING
407 */
408#define OCOTP_TESTER3_TEMP_SHIFT 6
409
Ye Lia31f1962020-03-09 23:11:54 -0700410/* iMX8MP uses OCOTP_TESTER3[6:5] for Market segment */
411#define IMX8MP_OCOTP_TESTER3_TEMP_SHIFT 5
412
Peng Fan7753bc72018-01-10 13:20:29 +0800413u32 get_cpu_temp_grade(int *minc, int *maxc)
414{
415 struct ocotp_regs *ocotp = (struct ocotp_regs *)OCOTP_BASE_ADDR;
416 struct fuse_bank *bank = &ocotp->bank[1];
417 struct fuse_bank1_regs *fuse =
418 (struct fuse_bank1_regs *)bank->fuse_regs;
419 uint32_t val;
420
421 val = readl(&fuse->tester3);
Ye Lia31f1962020-03-09 23:11:54 -0700422 if (is_imx8mp())
423 val >>= IMX8MP_OCOTP_TESTER3_TEMP_SHIFT;
424 else
425 val >>= OCOTP_TESTER3_TEMP_SHIFT;
Peng Fan7753bc72018-01-10 13:20:29 +0800426 val &= 0x3;
427
428 if (minc && maxc) {
429 if (val == TEMP_AUTOMOTIVE) {
430 *minc = -40;
431 *maxc = 125;
432 } else if (val == TEMP_INDUSTRIAL) {
433 *minc = -40;
434 *maxc = 105;
435 } else if (val == TEMP_EXTCOMMERCIAL) {
436 *minc = -20;
437 *maxc = 105;
438 } else {
439 *minc = 0;
440 *maxc = 95;
441 }
442 }
443 return val;
444}
445#endif
446
Peng Fan88c41fd2019-09-16 03:09:34 +0000447#if defined(CONFIG_MX7) || defined(CONFIG_IMX8MQ) || defined(CONFIG_IMX8MM)
Peng Fand64a3c52018-01-10 13:20:34 +0800448enum boot_device get_boot_device(void)
449{
450 struct bootrom_sw_info **p =
451 (struct bootrom_sw_info **)(ulong)ROM_SW_INFO_ADDR;
452
453 enum boot_device boot_dev = SD1_BOOT;
454 u8 boot_type = (*p)->boot_dev_type;
455 u8 boot_instance = (*p)->boot_dev_instance;
456
457 switch (boot_type) {
458 case BOOT_TYPE_SD:
459 boot_dev = boot_instance + SD1_BOOT;
460 break;
461 case BOOT_TYPE_MMC:
462 boot_dev = boot_instance + MMC1_BOOT;
463 break;
464 case BOOT_TYPE_NAND:
465 boot_dev = NAND_BOOT;
466 break;
467 case BOOT_TYPE_QSPI:
468 boot_dev = QSPI_BOOT;
469 break;
470 case BOOT_TYPE_WEIM:
471 boot_dev = WEIM_NOR_BOOT;
472 break;
473 case BOOT_TYPE_SPINOR:
474 boot_dev = SPI_NOR_BOOT;
475 break;
Peng Fan24d3fbc2018-01-10 13:20:35 +0800476 case BOOT_TYPE_USB:
477 boot_dev = USB_BOOT;
478 break;
Peng Fand64a3c52018-01-10 13:20:34 +0800479 default:
Peng Fan037f91c2018-05-17 15:15:59 +0800480#ifdef CONFIG_IMX8M
481 if (((readl(SRC_BASE_ADDR + 0x58) & 0x00007FFF) >> 12) == 0x4)
482 boot_dev = QSPI_BOOT;
483#endif
Peng Fand64a3c52018-01-10 13:20:34 +0800484 break;
485 }
486
487 return boot_dev;
488}
489#endif
490
Fabio Estevam49bcdd72017-11-27 10:25:09 -0200491#ifdef CONFIG_NXP_BOARD_REVISION
492int nxp_board_rev(void)
493{
494 /*
495 * Get Board ID information from OCOTP_GP1[15:8]
496 * RevA: 0x1
497 * RevB: 0x2
498 * RevC: 0x3
499 */
500 struct ocotp_regs *ocotp = (struct ocotp_regs *)OCOTP_BASE_ADDR;
501 struct fuse_bank *bank = &ocotp->bank[4];
502 struct fuse_bank4_regs *fuse =
503 (struct fuse_bank4_regs *)bank->fuse_regs;
504
505 return (readl(&fuse->gp1) >> 8 & 0x0F);
506}
507
508char nxp_board_rev_string(void)
509{
510 const char *rev = "A";
511
512 return (*rev + nxp_board_rev() - 1);
513}
514#endif