blob: ed928574061600118a7ed8c0e83398c5c070291c [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
Stefan Roese88fbf932010-04-15 16:07:28 +02002 * arch/powerpc/kernel/pci_auto.c
wdenkc6097192002-11-03 00:24:07 +00003 *
4 * PCI autoconfiguration library
5 *
6 * Author: Matt Porter <mporter@mvista.com>
7 *
8 * Copyright 2000 MontaVista Software Inc.
9 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +020010 * SPDX-License-Identifier: GPL-2.0+
wdenkc6097192002-11-03 00:24:07 +000011 */
12
13#include <common.h>
Simon Glass1c1695b2015-01-14 21:37:04 -070014#include <errno.h>
wdenkc6097192002-11-03 00:24:07 +000015#include <pci.h>
16
17#undef DEBUG
18#ifdef DEBUG
19#define DEBUGF(x...) printf(x)
20#else
21#define DEBUGF(x...)
22#endif /* DEBUG */
23
24#define PCIAUTO_IDE_MODE_MASK 0x05
25
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020026/* the user can define CONFIG_SYS_PCI_CACHE_LINE_SIZE to avoid problems */
27#ifndef CONFIG_SYS_PCI_CACHE_LINE_SIZE
28#define CONFIG_SYS_PCI_CACHE_LINE_SIZE 8
Gary Jennejohn9a1263f2007-08-31 15:21:46 +020029#endif
30
wdenkc6097192002-11-03 00:24:07 +000031/*
32 *
33 */
34
Andrew Sharp68705132012-08-29 14:16:29 +000035void pciauto_region_init(struct pci_region *res)
wdenkc6097192002-11-03 00:24:07 +000036{
Sergei Shtylyov9679f4d2007-04-23 15:30:39 +020037 /*
38 * Avoid allocating PCI resources from address 0 -- this is illegal
39 * according to PCI 2.1 and moreover, this is known to cause Linux IDE
40 * drivers to fail. Use a reasonable starting value of 0x1000 instead.
41 */
42 res->bus_lower = res->bus_start ? res->bus_start : 0x1000;
wdenkc6097192002-11-03 00:24:07 +000043}
44
Kumar Galaad714f52008-10-21 08:36:08 -050045void pciauto_region_align(struct pci_region *res, pci_size_t size)
wdenkc6097192002-11-03 00:24:07 +000046{
47 res->bus_lower = ((res->bus_lower - 1) | (size - 1)) + 1;
48}
49
Andrew Sharp68705132012-08-29 14:16:29 +000050int pciauto_region_allocate(struct pci_region *res, pci_size_t size,
51 pci_addr_t *bar)
wdenkc6097192002-11-03 00:24:07 +000052{
Kumar Galaad714f52008-10-21 08:36:08 -050053 pci_addr_t addr;
wdenkc6097192002-11-03 00:24:07 +000054
wdenk56ed43e2004-02-22 23:46:08 +000055 if (!res) {
wdenkc6097192002-11-03 00:24:07 +000056 DEBUGF("No resource");
57 goto error;
58 }
59
60 addr = ((res->bus_lower - 1) | (size - 1)) + 1;
61
wdenk56ed43e2004-02-22 23:46:08 +000062 if (addr - res->bus_start + size > res->size) {
wdenkc6097192002-11-03 00:24:07 +000063 DEBUGF("No room in resource");
64 goto error;
65 }
66
67 res->bus_lower = addr + size;
68
Kumar Galaad714f52008-10-21 08:36:08 -050069 DEBUGF("address=0x%llx bus_lower=0x%llx", (u64)addr, (u64)res->bus_lower);
wdenkc6097192002-11-03 00:24:07 +000070
71 *bar = addr;
72 return 0;
73
74 error:
Kumar Galaad714f52008-10-21 08:36:08 -050075 *bar = (pci_addr_t)-1;
wdenkc6097192002-11-03 00:24:07 +000076 return -1;
77}
78
79/*
80 *
81 */
82
83void pciauto_setup_device(struct pci_controller *hose,
84 pci_dev_t dev, int bars_num,
85 struct pci_region *mem,
Kumar Galae5ce4202006-01-11 13:24:15 -060086 struct pci_region *prefetch,
wdenkc6097192002-11-03 00:24:07 +000087 struct pci_region *io)
88{
Kumar Gala1873d5c2012-09-19 04:47:36 +000089 u32 bar_response;
Kumar Galaad714f52008-10-21 08:36:08 -050090 pci_size_t bar_size;
Andrew Sharpf4f24822012-08-01 12:27:16 +000091 u16 cmdstat = 0;
wdenkc6097192002-11-03 00:24:07 +000092 int bar, bar_nr = 0;
Andrew Sharp61d47ca2012-08-29 14:16:32 +000093#ifndef CONFIG_PCI_ENUM_ONLY
94 pci_addr_t bar_value;
95 struct pci_region *bar_res;
wdenkc6097192002-11-03 00:24:07 +000096 int found_mem64 = 0;
Andrew Sharp61d47ca2012-08-29 14:16:32 +000097#endif
wdenkc6097192002-11-03 00:24:07 +000098
Andrew Sharpf4f24822012-08-01 12:27:16 +000099 pci_hose_read_config_word(hose, dev, PCI_COMMAND, &cmdstat);
wdenkc6097192002-11-03 00:24:07 +0000100 cmdstat = (cmdstat & ~(PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) | PCI_COMMAND_MASTER;
101
Andrew Sharp68705132012-08-29 14:16:29 +0000102 for (bar = PCI_BASE_ADDRESS_0;
103 bar < PCI_BASE_ADDRESS_0 + (bars_num * 4); bar += 4) {
wdenkc6097192002-11-03 00:24:07 +0000104 /* Tickle the BAR and get the response */
Andrew Sharp61d47ca2012-08-29 14:16:32 +0000105#ifndef CONFIG_PCI_ENUM_ONLY
wdenkc6097192002-11-03 00:24:07 +0000106 pci_hose_write_config_dword(hose, dev, bar, 0xffffffff);
Andrew Sharp61d47ca2012-08-29 14:16:32 +0000107#endif
wdenkc6097192002-11-03 00:24:07 +0000108 pci_hose_read_config_dword(hose, dev, bar, &bar_response);
109
110 /* If BAR is not implemented go to the next BAR */
111 if (!bar_response)
112 continue;
113
Andrew Sharp61d47ca2012-08-29 14:16:32 +0000114#ifndef CONFIG_PCI_ENUM_ONLY
wdenkc6097192002-11-03 00:24:07 +0000115 found_mem64 = 0;
Andrew Sharp61d47ca2012-08-29 14:16:32 +0000116#endif
wdenkc6097192002-11-03 00:24:07 +0000117
118 /* Check the BAR type and set our address mask */
wdenk56ed43e2004-02-22 23:46:08 +0000119 if (bar_response & PCI_BASE_ADDRESS_SPACE) {
Jin Zhengxiong-R64188f4ff3e82006-06-27 18:12:02 +0800120 bar_size = ((~(bar_response & PCI_BASE_ADDRESS_IO_MASK))
121 & 0xffff) + 1;
Andrew Sharp61d47ca2012-08-29 14:16:32 +0000122#ifndef CONFIG_PCI_ENUM_ONLY
wdenkc6097192002-11-03 00:24:07 +0000123 bar_res = io;
Andrew Sharp61d47ca2012-08-29 14:16:32 +0000124#endif
wdenkc6097192002-11-03 00:24:07 +0000125
Kumar Galaad714f52008-10-21 08:36:08 -0500126 DEBUGF("PCI Autoconfig: BAR %d, I/O, size=0x%llx, ", bar_nr, (u64)bar_size);
wdenk56ed43e2004-02-22 23:46:08 +0000127 } else {
Andrew Sharp68705132012-08-29 14:16:29 +0000128 if ((bar_response & PCI_BASE_ADDRESS_MEM_TYPE_MASK) ==
Kumar Galaad714f52008-10-21 08:36:08 -0500129 PCI_BASE_ADDRESS_MEM_TYPE_64) {
130 u32 bar_response_upper;
131 u64 bar64;
Andrew Sharp61d47ca2012-08-29 14:16:32 +0000132
133#ifndef CONFIG_PCI_ENUM_ONLY
Andrew Sharp68705132012-08-29 14:16:29 +0000134 pci_hose_write_config_dword(hose, dev, bar + 4,
135 0xffffffff);
Andrew Sharp61d47ca2012-08-29 14:16:32 +0000136#endif
Andrew Sharp68705132012-08-29 14:16:29 +0000137 pci_hose_read_config_dword(hose, dev, bar + 4,
138 &bar_response_upper);
Kumar Galaad714f52008-10-21 08:36:08 -0500139
140 bar64 = ((u64)bar_response_upper << 32) | bar_response;
wdenkc6097192002-11-03 00:24:07 +0000141
Kumar Galaad714f52008-10-21 08:36:08 -0500142 bar_size = ~(bar64 & PCI_BASE_ADDRESS_MEM_MASK) + 1;
Andrew Sharp61d47ca2012-08-29 14:16:32 +0000143#ifndef CONFIG_PCI_ENUM_ONLY
Kumar Galaad714f52008-10-21 08:36:08 -0500144 found_mem64 = 1;
Andrew Sharp61d47ca2012-08-29 14:16:32 +0000145#endif
Kumar Galaad714f52008-10-21 08:36:08 -0500146 } else {
147 bar_size = (u32)(~(bar_response & PCI_BASE_ADDRESS_MEM_MASK) + 1);
148 }
Andrew Sharp61d47ca2012-08-29 14:16:32 +0000149#ifndef CONFIG_PCI_ENUM_ONLY
Kumar Galae5ce4202006-01-11 13:24:15 -0600150 if (prefetch && (bar_response & PCI_BASE_ADDRESS_MEM_PREFETCH))
151 bar_res = prefetch;
152 else
153 bar_res = mem;
Andrew Sharp61d47ca2012-08-29 14:16:32 +0000154#endif
wdenkc6097192002-11-03 00:24:07 +0000155
Kumar Galaad714f52008-10-21 08:36:08 -0500156 DEBUGF("PCI Autoconfig: BAR %d, Mem, size=0x%llx, ", bar_nr, (u64)bar_size);
wdenkc6097192002-11-03 00:24:07 +0000157 }
158
Andrew Sharp61d47ca2012-08-29 14:16:32 +0000159#ifndef CONFIG_PCI_ENUM_ONLY
wdenk56ed43e2004-02-22 23:46:08 +0000160 if (pciauto_region_allocate(bar_res, bar_size, &bar_value) == 0) {
wdenkc6097192002-11-03 00:24:07 +0000161 /* Write it out and update our limit */
Kumar Galaad714f52008-10-21 08:36:08 -0500162 pci_hose_write_config_dword(hose, dev, bar, (u32)bar_value);
wdenkc6097192002-11-03 00:24:07 +0000163
wdenk56ed43e2004-02-22 23:46:08 +0000164 if (found_mem64) {
wdenkc6097192002-11-03 00:24:07 +0000165 bar += 4;
Kumar Galaad714f52008-10-21 08:36:08 -0500166#ifdef CONFIG_SYS_PCI_64BIT
167 pci_hose_write_config_dword(hose, dev, bar, (u32)(bar_value>>32));
168#else
169 /*
170 * If we are a 64-bit decoder then increment to the
171 * upper 32 bits of the bar and force it to locate
172 * in the lower 4GB of memory.
173 */
wdenkc6097192002-11-03 00:24:07 +0000174 pci_hose_write_config_dword(hose, dev, bar, 0x00000000);
Kumar Galaad714f52008-10-21 08:36:08 -0500175#endif
wdenkc6097192002-11-03 00:24:07 +0000176 }
177
wdenkc6097192002-11-03 00:24:07 +0000178 }
Andrew Sharp61d47ca2012-08-29 14:16:32 +0000179#endif
180 cmdstat |= (bar_response & PCI_BASE_ADDRESS_SPACE) ?
181 PCI_COMMAND_IO : PCI_COMMAND_MEMORY;
wdenkc6097192002-11-03 00:24:07 +0000182
183 DEBUGF("\n");
184
185 bar_nr++;
186 }
187
Andrew Sharpf4f24822012-08-01 12:27:16 +0000188 pci_hose_write_config_word(hose, dev, PCI_COMMAND, cmdstat);
Gary Jennejohn9a1263f2007-08-31 15:21:46 +0200189 pci_hose_write_config_byte(hose, dev, PCI_CACHE_LINE_SIZE,
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200190 CONFIG_SYS_PCI_CACHE_LINE_SIZE);
wdenkc6097192002-11-03 00:24:07 +0000191 pci_hose_write_config_byte(hose, dev, PCI_LATENCY_TIMER, 0x80);
192}
193
Simon Glass1c1695b2015-01-14 21:37:04 -0700194int pciauto_setup_rom(struct pci_controller *hose, pci_dev_t dev)
195{
196 pci_addr_t bar_value;
197 pci_size_t bar_size;
198 u32 bar_response;
199 u16 cmdstat = 0;
200
201 pci_hose_write_config_dword(hose, dev, PCI_ROM_ADDRESS, 0xfffffffe);
202 pci_hose_read_config_dword(hose, dev, PCI_ROM_ADDRESS, &bar_response);
203 if (!bar_response)
204 return -ENOENT;
205
206 bar_size = -(bar_response & ~1);
207 DEBUGF("PCI Autoconfig: ROM, size=%#x, ", bar_size);
208 if (pciauto_region_allocate(hose->pci_mem, bar_size, &bar_value) == 0) {
209 pci_hose_write_config_dword(hose, dev, PCI_ROM_ADDRESS,
210 bar_value);
211 }
212 DEBUGF("\n");
213 pci_hose_read_config_word(hose, dev, PCI_COMMAND, &cmdstat);
214 cmdstat |= PCI_COMMAND_IO | PCI_COMMAND_MEMORY | PCI_COMMAND_MASTER;
215 pci_hose_write_config_word(hose, dev, PCI_COMMAND, cmdstat);
216
217 return 0;
218}
219
Ed Swarthouta5232962007-07-11 14:51:48 -0500220void pciauto_prescan_setup_bridge(struct pci_controller *hose,
wdenkc6097192002-11-03 00:24:07 +0000221 pci_dev_t dev, int sub_bus)
222{
223 struct pci_region *pci_mem = hose->pci_mem;
Kumar Galae5ce4202006-01-11 13:24:15 -0600224 struct pci_region *pci_prefetch = hose->pci_prefetch;
wdenkc6097192002-11-03 00:24:07 +0000225 struct pci_region *pci_io = hose->pci_io;
Andrew Sharpf4f24822012-08-01 12:27:16 +0000226 u16 cmdstat;
wdenkc6097192002-11-03 00:24:07 +0000227
Andrew Sharpf4f24822012-08-01 12:27:16 +0000228 pci_hose_read_config_word(hose, dev, PCI_COMMAND, &cmdstat);
wdenkc6097192002-11-03 00:24:07 +0000229
230 /* Configure bus number registers */
Ed Swarthout4aeb55a2007-07-11 14:52:08 -0500231 pci_hose_write_config_byte(hose, dev, PCI_PRIMARY_BUS,
232 PCI_BUS(dev) - hose->first_busno);
233 pci_hose_write_config_byte(hose, dev, PCI_SECONDARY_BUS,
234 sub_bus - hose->first_busno);
wdenkc6097192002-11-03 00:24:07 +0000235 pci_hose_write_config_byte(hose, dev, PCI_SUBORDINATE_BUS, 0xff);
236
wdenk56ed43e2004-02-22 23:46:08 +0000237 if (pci_mem) {
wdenkc6097192002-11-03 00:24:07 +0000238 /* Round memory allocator to 1MB boundary */
239 pciauto_region_align(pci_mem, 0x100000);
240
241 /* Set up memory and I/O filter limits, assume 32-bit I/O space */
242 pci_hose_write_config_word(hose, dev, PCI_MEMORY_BASE,
243 (pci_mem->bus_lower & 0xfff00000) >> 16);
244
245 cmdstat |= PCI_COMMAND_MEMORY;
246 }
247
Kumar Galae5ce4202006-01-11 13:24:15 -0600248 if (pci_prefetch) {
249 /* Round memory allocator to 1MB boundary */
250 pciauto_region_align(pci_prefetch, 0x100000);
251
252 /* Set up memory and I/O filter limits, assume 32-bit I/O space */
253 pci_hose_write_config_word(hose, dev, PCI_PREF_MEMORY_BASE,
254 (pci_prefetch->bus_lower & 0xfff00000) >> 16);
255
256 cmdstat |= PCI_COMMAND_MEMORY;
257 } else {
258 /* We don't support prefetchable memory for now, so disable */
259 pci_hose_write_config_word(hose, dev, PCI_PREF_MEMORY_BASE, 0x1000);
Matthew McClintock2f43f332006-06-28 10:44:23 -0500260 pci_hose_write_config_word(hose, dev, PCI_PREF_MEMORY_LIMIT, 0x0);
Kumar Galae5ce4202006-01-11 13:24:15 -0600261 }
262
wdenk56ed43e2004-02-22 23:46:08 +0000263 if (pci_io) {
wdenkc6097192002-11-03 00:24:07 +0000264 /* Round I/O allocator to 4KB boundary */
265 pciauto_region_align(pci_io, 0x1000);
266
267 pci_hose_write_config_byte(hose, dev, PCI_IO_BASE,
268 (pci_io->bus_lower & 0x0000f000) >> 8);
269 pci_hose_write_config_word(hose, dev, PCI_IO_BASE_UPPER16,
270 (pci_io->bus_lower & 0xffff0000) >> 16);
271
272 cmdstat |= PCI_COMMAND_IO;
273 }
274
wdenkc6097192002-11-03 00:24:07 +0000275 /* Enable memory and I/O accesses, enable bus master */
Andrew Sharpf4f24822012-08-01 12:27:16 +0000276 pci_hose_write_config_word(hose, dev, PCI_COMMAND,
277 cmdstat | PCI_COMMAND_MASTER);
wdenkc6097192002-11-03 00:24:07 +0000278}
279
Ed Swarthouta5232962007-07-11 14:51:48 -0500280void pciauto_postscan_setup_bridge(struct pci_controller *hose,
wdenkc6097192002-11-03 00:24:07 +0000281 pci_dev_t dev, int sub_bus)
282{
283 struct pci_region *pci_mem = hose->pci_mem;
Kumar Galae5ce4202006-01-11 13:24:15 -0600284 struct pci_region *pci_prefetch = hose->pci_prefetch;
wdenkc6097192002-11-03 00:24:07 +0000285 struct pci_region *pci_io = hose->pci_io;
286
287 /* Configure bus number registers */
Ed Swarthout4aeb55a2007-07-11 14:52:08 -0500288 pci_hose_write_config_byte(hose, dev, PCI_SUBORDINATE_BUS,
289 sub_bus - hose->first_busno);
wdenkc6097192002-11-03 00:24:07 +0000290
wdenk56ed43e2004-02-22 23:46:08 +0000291 if (pci_mem) {
wdenkc6097192002-11-03 00:24:07 +0000292 /* Round memory allocator to 1MB boundary */
293 pciauto_region_align(pci_mem, 0x100000);
294
295 pci_hose_write_config_word(hose, dev, PCI_MEMORY_LIMIT,
Andrew Sharp68705132012-08-29 14:16:29 +0000296 (pci_mem->bus_lower - 1) >> 16);
wdenkc6097192002-11-03 00:24:07 +0000297 }
298
Kumar Galae5ce4202006-01-11 13:24:15 -0600299 if (pci_prefetch) {
300 /* Round memory allocator to 1MB boundary */
301 pciauto_region_align(pci_prefetch, 0x100000);
302
303 pci_hose_write_config_word(hose, dev, PCI_PREF_MEMORY_LIMIT,
Andrew Sharp68705132012-08-29 14:16:29 +0000304 (pci_prefetch->bus_lower - 1) >> 16);
Kumar Galae5ce4202006-01-11 13:24:15 -0600305 }
306
wdenk56ed43e2004-02-22 23:46:08 +0000307 if (pci_io) {
wdenkc6097192002-11-03 00:24:07 +0000308 /* Round I/O allocator to 4KB boundary */
309 pciauto_region_align(pci_io, 0x1000);
310
311 pci_hose_write_config_byte(hose, dev, PCI_IO_LIMIT,
Andrew Sharp68705132012-08-29 14:16:29 +0000312 ((pci_io->bus_lower - 1) & 0x0000f000) >> 8);
wdenkc6097192002-11-03 00:24:07 +0000313 pci_hose_write_config_word(hose, dev, PCI_IO_LIMIT_UPPER16,
Andrew Sharp68705132012-08-29 14:16:29 +0000314 ((pci_io->bus_lower - 1) & 0xffff0000) >> 16);
wdenkc6097192002-11-03 00:24:07 +0000315 }
316}
317
318/*
319 *
320 */
321
322void pciauto_config_init(struct pci_controller *hose)
323{
324 int i;
325
Thierry Redinga3d5df32013-09-20 15:50:50 +0200326 hose->pci_io = hose->pci_mem = hose->pci_prefetch = NULL;
wdenkc6097192002-11-03 00:24:07 +0000327
Andrew Sharp68705132012-08-29 14:16:29 +0000328 for (i = 0; i < hose->region_count; i++) {
wdenk56ed43e2004-02-22 23:46:08 +0000329 switch(hose->regions[i].flags) {
wdenkc6097192002-11-03 00:24:07 +0000330 case PCI_REGION_IO:
331 if (!hose->pci_io ||
332 hose->pci_io->size < hose->regions[i].size)
333 hose->pci_io = hose->regions + i;
334 break;
335 case PCI_REGION_MEM:
336 if (!hose->pci_mem ||
337 hose->pci_mem->size < hose->regions[i].size)
338 hose->pci_mem = hose->regions + i;
339 break;
Kumar Galae5ce4202006-01-11 13:24:15 -0600340 case (PCI_REGION_MEM | PCI_REGION_PREFETCH):
341 if (!hose->pci_prefetch ||
342 hose->pci_prefetch->size < hose->regions[i].size)
343 hose->pci_prefetch = hose->regions + i;
344 break;
wdenkc6097192002-11-03 00:24:07 +0000345 }
346 }
347
348
wdenk56ed43e2004-02-22 23:46:08 +0000349 if (hose->pci_mem) {
wdenkc6097192002-11-03 00:24:07 +0000350 pciauto_region_init(hose->pci_mem);
351
Kumar Galaad714f52008-10-21 08:36:08 -0500352 DEBUGF("PCI Autoconfig: Bus Memory region: [0x%llx-0x%llx],\n"
353 "\t\tPhysical Memory [%llx-%llxx]\n",
354 (u64)hose->pci_mem->bus_start,
355 (u64)(hose->pci_mem->bus_start + hose->pci_mem->size - 1),
356 (u64)hose->pci_mem->phys_start,
357 (u64)(hose->pci_mem->phys_start + hose->pci_mem->size - 1));
wdenkc6097192002-11-03 00:24:07 +0000358 }
359
Kumar Galae5ce4202006-01-11 13:24:15 -0600360 if (hose->pci_prefetch) {
361 pciauto_region_init(hose->pci_prefetch);
362
Kumar Galaad714f52008-10-21 08:36:08 -0500363 DEBUGF("PCI Autoconfig: Bus Prefetchable Mem: [0x%llx-0x%llx],\n"
364 "\t\tPhysical Memory [%llx-%llx]\n",
365 (u64)hose->pci_prefetch->bus_start,
366 (u64)(hose->pci_prefetch->bus_start +
367 hose->pci_prefetch->size - 1),
368 (u64)hose->pci_prefetch->phys_start,
369 (u64)(hose->pci_prefetch->phys_start +
370 hose->pci_prefetch->size - 1));
Kumar Galae5ce4202006-01-11 13:24:15 -0600371 }
372
wdenk56ed43e2004-02-22 23:46:08 +0000373 if (hose->pci_io) {
wdenkc6097192002-11-03 00:24:07 +0000374 pciauto_region_init(hose->pci_io);
375
Kumar Galaad714f52008-10-21 08:36:08 -0500376 DEBUGF("PCI Autoconfig: Bus I/O region: [0x%llx-0x%llx],\n"
377 "\t\tPhysical Memory: [%llx-%llx]\n",
378 (u64)hose->pci_io->bus_start,
379 (u64)(hose->pci_io->bus_start + hose->pci_io->size - 1),
380 (u64)hose->pci_io->phys_start,
381 (u64)(hose->pci_io->phys_start + hose->pci_io->size - 1));
Ed Swarthouta5232962007-07-11 14:51:48 -0500382
wdenkc6097192002-11-03 00:24:07 +0000383 }
384}
385
Andrew Sharp68705132012-08-29 14:16:29 +0000386/*
387 * HJF: Changed this to return int. I think this is required
wdenk452cfd62002-11-19 11:04:11 +0000388 * to get the correct result when scanning bridges
389 */
390int pciauto_config_device(struct pci_controller *hose, pci_dev_t dev)
wdenkc6097192002-11-03 00:24:07 +0000391{
wdenk452cfd62002-11-19 11:04:11 +0000392 unsigned int sub_bus = PCI_BUS(dev);
wdenkc6097192002-11-03 00:24:07 +0000393 unsigned short class;
394 unsigned char prg_iface;
wdenk2cefd152004-02-08 22:55:38 +0000395 int n;
wdenkc6097192002-11-03 00:24:07 +0000396
397 pci_hose_read_config_word(hose, dev, PCI_CLASS_DEVICE, &class);
398
Andrew Sharp68705132012-08-29 14:16:29 +0000399 switch (class) {
wdenkc6097192002-11-03 00:24:07 +0000400 case PCI_CLASS_BRIDGE_PCI:
wdenkb666c8f2003-03-06 00:58:30 +0000401 hose->current_busno++;
Andrew Sharp68705132012-08-29 14:16:29 +0000402 pciauto_setup_device(hose, dev, 2, hose->pci_mem,
403 hose->pci_prefetch, hose->pci_io);
wdenkc6097192002-11-03 00:24:07 +0000404
wdenkb666c8f2003-03-06 00:58:30 +0000405 DEBUGF("PCI Autoconfig: Found P2P bridge, device %d\n", PCI_DEV(dev));
wdenk6cfa84e2004-02-10 00:03:41 +0000406
wdenk56ed43e2004-02-22 23:46:08 +0000407 /* Passing in current_busno allows for sibling P2P bridges */
wdenk2cefd152004-02-08 22:55:38 +0000408 pciauto_prescan_setup_bridge(hose, dev, hose->current_busno);
wdenk6cfa84e2004-02-10 00:03:41 +0000409 /*
wdenk56ed43e2004-02-22 23:46:08 +0000410 * need to figure out if this is a subordinate bridge on the bus
wdenk2cefd152004-02-08 22:55:38 +0000411 * to be able to properly set the pri/sec/sub bridge registers.
412 */
413 n = pci_hose_scan_bus(hose, hose->current_busno);
wdenk57b2d802003-06-27 21:31:46 +0000414
wdenk56ed43e2004-02-22 23:46:08 +0000415 /* figure out the deepest we've gone for this leg */
Masahiro Yamadadb204642014-11-07 03:03:31 +0900416 sub_bus = max((unsigned int)n, sub_bus);
wdenkb666c8f2003-03-06 00:58:30 +0000417 pciauto_postscan_setup_bridge(hose, dev, sub_bus);
wdenk2cefd152004-02-08 22:55:38 +0000418
wdenkb666c8f2003-03-06 00:58:30 +0000419 sub_bus = hose->current_busno;
wdenkc6097192002-11-03 00:24:07 +0000420 break;
421
422 case PCI_CLASS_STORAGE_IDE:
423 pci_hose_read_config_byte(hose, dev, PCI_CLASS_PROG, &prg_iface);
wdenk56ed43e2004-02-22 23:46:08 +0000424 if (!(prg_iface & PCIAUTO_IDE_MODE_MASK)) {
425 DEBUGF("PCI Autoconfig: Skipping legacy mode IDE controller\n");
426 return sub_bus;
427 }
wdenkc6097192002-11-03 00:24:07 +0000428
Andrew Sharp68705132012-08-29 14:16:29 +0000429 pciauto_setup_device(hose, dev, 6, hose->pci_mem,
430 hose->pci_prefetch, hose->pci_io);
wdenkc6097192002-11-03 00:24:07 +0000431 break;
432
wdenk1fe2c702003-03-06 21:55:29 +0000433 case PCI_CLASS_BRIDGE_CARDBUS:
Andrew Sharp68705132012-08-29 14:16:29 +0000434 /*
435 * just do a minimal setup of the bridge,
436 * let the OS take care of the rest
437 */
438 pciauto_setup_device(hose, dev, 0, hose->pci_mem,
439 hose->pci_prefetch, hose->pci_io);
wdenk1fe2c702003-03-06 21:55:29 +0000440
Andrew Sharp68705132012-08-29 14:16:29 +0000441 DEBUGF("PCI Autoconfig: Found P2CardBus bridge, device %d\n",
442 PCI_DEV(dev));
wdenk1fe2c702003-03-06 21:55:29 +0000443
444 hose->current_busno++;
445 break;
446
TsiChung Liew521f97b2008-03-30 01:19:06 -0500447#if defined(CONFIG_PCIAUTO_SKIP_HOST_BRIDGE)
wdenk5d841732003-08-17 18:55:18 +0000448 case PCI_CLASS_BRIDGE_OTHER:
449 DEBUGF("PCI Autoconfig: Skipping bridge device %d\n",
450 PCI_DEV(dev));
451 break;
452#endif
Reinhard Arlt46911792009-07-25 06:19:12 +0200453#if defined(CONFIG_MPC834x) && !defined(CONFIG_VME8349)
Rafal Jaworowski384da5e2005-10-17 02:39:53 +0200454 case PCI_CLASS_BRIDGE_OTHER:
455 /*
456 * The host/PCI bridge 1 seems broken in 8349 - it presents
457 * itself as 'PCI_CLASS_BRIDGE_OTHER' and appears as an _agent_
458 * device claiming resources io/mem/irq.. we only allow for
459 * the PIMMR window to be allocated (BAR0 - 1MB size)
460 */
461 DEBUGF("PCI Autoconfig: Broken bridge found, only minimal config\n");
Andrew Sharp68705132012-08-29 14:16:29 +0000462 pciauto_setup_device(hose, dev, 0, hose->pci_mem,
463 hose->pci_prefetch, hose->pci_io);
Rafal Jaworowski384da5e2005-10-17 02:39:53 +0200464 break;
465#endif
Andrew Sharp61d47ca2012-08-29 14:16:32 +0000466
467 case PCI_CLASS_PROCESSOR_POWERPC: /* an agent or end-point */
468 DEBUGF("PCI AutoConfig: Found PowerPC device\n");
469
wdenkc6097192002-11-03 00:24:07 +0000470 default:
Andrew Sharp68705132012-08-29 14:16:29 +0000471 pciauto_setup_device(hose, dev, 6, hose->pci_mem,
472 hose->pci_prefetch, hose->pci_io);
wdenkc6097192002-11-03 00:24:07 +0000473 break;
474 }
wdenk452cfd62002-11-19 11:04:11 +0000475
476 return sub_bus;
wdenkc6097192002-11-03 00:24:07 +0000477}