blob: 30ad5d4151f9f4fe7d218909b7ca0e710ac4ede8 [file] [log] [blame]
Tom Rini10e47792018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0
Stefan Roeseae6223d2015-01-19 11:33:40 +01002/*
3 * Copyright (C) Marvell International Ltd. and its affiliates
Stefan Roeseae6223d2015-01-19 11:33:40 +01004 */
5
6#include <common.h>
7#include <i2c.h>
8#include <spl.h>
9#include <asm/io.h>
10#include <asm/arch/cpu.h>
11#include <asm/arch/soc.h>
12
13#include "ddr3_init.h"
14
15#if defined(MV88F78X60)
16#include "ddr3_axp_vars.h"
17#elif defined(MV88F67XX)
18#include "ddr3_a370_vars.h"
19#elif defined(MV88F672X)
20#include "ddr3_a375_vars.h"
21#endif
22
23#ifdef STATIC_TRAINING
24static void ddr3_static_training_init(void);
25#endif
26#ifdef DUNIT_STATIC
27static void ddr3_static_mc_init(void);
28#endif
29#if defined(DUNIT_STATIC) || defined(STATIC_TRAINING)
30MV_DRAM_MODES *ddr3_get_static_ddr_mode(void);
31#endif
32#if defined(MV88F672X)
33void get_target_freq(u32 freq_mode, u32 *ddr_freq, u32 *hclk_ps);
34#endif
35u32 mv_board_id_get(void);
36extern void ddr3_set_sw_wl_rl_debug(u32);
37extern void ddr3_set_pbs(u32);
38extern void ddr3_set_log_level(u32 val);
39
40static u32 log_level = DDR3_LOG_LEVEL;
41
42static u32 ddr3_init_main(void);
43
44/*
45 * Name: ddr3_set_log_level
46 * Desc: This routine initialize the log_level acording to nLogLevel
47 * which getting from user
48 * Args: nLogLevel
49 * Notes:
50 * Returns: None.
51 */
52void ddr3_set_log_level(u32 val)
53{
54 log_level = val;
55}
56
57/*
58 * Name: ddr3_get_log_level
59 * Desc: This routine returns the log level
60 * Args: none
61 * Notes:
62 * Returns: log level.
63 */
64u32 ddr3_get_log_level(void)
65{
66 return log_level;
67}
68
69static void debug_print_reg(u32 reg)
70{
71 printf("0x%08x = 0x%08x\n", reg, reg_read(reg));
72}
73
74static void print_dunit_setup(void)
75{
76 puts("\n########### LOG LEVEL 1 (D-UNIT SETUP)###########\n");
77
78#ifdef DUNIT_STATIC
79 puts("\nStatic D-UNIT Setup:\n");
80#endif
81#ifdef DUNIT_SPD
82 puts("\nDynamic(using SPD) D-UNIT Setup:\n");
83#endif
84 debug_print_reg(REG_SDRAM_CONFIG_ADDR);
85 debug_print_reg(REG_DUNIT_CTRL_LOW_ADDR);
86 debug_print_reg(REG_SDRAM_TIMING_LOW_ADDR);
87 debug_print_reg(REG_SDRAM_TIMING_HIGH_ADDR);
88 debug_print_reg(REG_SDRAM_ADDRESS_CTRL_ADDR);
89 debug_print_reg(REG_SDRAM_OPEN_PAGES_ADDR);
90 debug_print_reg(REG_SDRAM_OPERATION_ADDR);
91 debug_print_reg(REG_SDRAM_MODE_ADDR);
92 debug_print_reg(REG_SDRAM_EXT_MODE_ADDR);
93 debug_print_reg(REG_DDR_CONT_HIGH_ADDR);
94 debug_print_reg(REG_ODT_TIME_LOW_ADDR);
95 debug_print_reg(REG_SDRAM_ERROR_ADDR);
96 debug_print_reg(REG_SDRAM_AUTO_PWR_SAVE_ADDR);
97 debug_print_reg(REG_OUDDR3_TIMING_ADDR);
98 debug_print_reg(REG_ODT_TIME_HIGH_ADDR);
99 debug_print_reg(REG_SDRAM_ODT_CTRL_LOW_ADDR);
100 debug_print_reg(REG_SDRAM_ODT_CTRL_HIGH_ADDR);
101 debug_print_reg(REG_DUNIT_ODT_CTRL_ADDR);
102#ifndef MV88F67XX
103 debug_print_reg(REG_DRAM_FIFO_CTRL_ADDR);
104 debug_print_reg(REG_DRAM_AXI_CTRL_ADDR);
105 debug_print_reg(REG_DRAM_ADDR_CTRL_DRIVE_STRENGTH_ADDR);
106 debug_print_reg(REG_DRAM_DATA_DQS_DRIVE_STRENGTH_ADDR);
107 debug_print_reg(REG_DRAM_VER_CAL_MACHINE_CTRL_ADDR);
108 debug_print_reg(REG_DRAM_MAIN_PADS_CAL_ADDR);
109 debug_print_reg(REG_DRAM_HOR_CAL_MACHINE_CTRL_ADDR);
110 debug_print_reg(REG_CS_SIZE_SCRATCH_ADDR);
111 debug_print_reg(REG_DYNAMIC_POWER_SAVE_ADDR);
112 debug_print_reg(REG_READ_DATA_SAMPLE_DELAYS_ADDR);
113 debug_print_reg(REG_READ_DATA_READY_DELAYS_ADDR);
114 debug_print_reg(REG_DDR3_MR0_ADDR);
115 debug_print_reg(REG_DDR3_MR1_ADDR);
116 debug_print_reg(REG_DDR3_MR2_ADDR);
117 debug_print_reg(REG_DDR3_MR3_ADDR);
118 debug_print_reg(REG_DDR3_RANK_CTRL_ADDR);
119 debug_print_reg(REG_DRAM_PHY_CONFIG_ADDR);
120 debug_print_reg(REG_STATIC_DRAM_DLB_CONTROL);
121 debug_print_reg(DLB_BUS_OPTIMIZATION_WEIGHTS_REG);
122 debug_print_reg(DLB_AGING_REGISTER);
123 debug_print_reg(DLB_EVICTION_CONTROL_REG);
124 debug_print_reg(DLB_EVICTION_TIMERS_REGISTER_REG);
125#if defined(MV88F672X)
126 debug_print_reg(REG_FASTPATH_WIN_CTRL_ADDR(0));
127 debug_print_reg(REG_FASTPATH_WIN_BASE_ADDR(0));
128 debug_print_reg(REG_FASTPATH_WIN_CTRL_ADDR(1));
129 debug_print_reg(REG_FASTPATH_WIN_BASE_ADDR(1));
130#else
131 debug_print_reg(REG_FASTPATH_WIN_0_CTRL_ADDR);
132#endif
133 debug_print_reg(REG_CDI_CONFIG_ADDR);
134#endif
135}
136
137#if !defined(STATIC_TRAINING)
138static void ddr3_restore_and_set_final_windows(u32 *win_backup)
139{
140 u32 ui, reg, cs;
141 u32 win_ctrl_reg, num_of_win_regs;
142 u32 cs_ena = ddr3_get_cs_ena_from_reg();
143
144#if defined(MV88F672X)
145 if (DDR3_FAST_PATH_EN == 0)
146 return;
147#endif
148
149#if defined(MV88F672X)
150 win_ctrl_reg = REG_XBAR_WIN_16_CTRL_ADDR;
151 num_of_win_regs = 8;
152#else
153 win_ctrl_reg = REG_XBAR_WIN_4_CTRL_ADDR;
154 num_of_win_regs = 16;
155#endif
156
157 /* Return XBAR windows 4-7 or 16-19 init configuration */
158 for (ui = 0; ui < num_of_win_regs; ui++)
159 reg_write((win_ctrl_reg + 0x4 * ui), win_backup[ui]);
160
161 DEBUG_INIT_FULL_S("DDR3 Training Sequence - Switching XBAR Window to FastPath Window\n");
162
163#if defined(MV88F672X)
164 /* Set L2 filtering to 1G */
165 reg_write(0x8c04, 0x40000000);
166
167 /* Open fast path windows */
168 for (cs = 0; cs < MAX_CS; cs++) {
169 if (cs_ena & (1 << cs)) {
170 /* set fast path window control for the cs */
171 reg = 0x1FFFFFE1;
172 reg |= (cs << 2);
173 reg |= (SDRAM_CS_SIZE & 0xFFFF0000);
174 /* Open fast path Window */
175 reg_write(REG_FASTPATH_WIN_CTRL_ADDR(cs), reg);
176 /* set fast path window base address for the cs */
177 reg = (((SDRAM_CS_SIZE + 1) * cs) & 0xFFFF0000);
178 /* Set base address */
179 reg_write(REG_FASTPATH_WIN_BASE_ADDR(cs), reg);
180 }
181 }
182#else
183 reg = 0x1FFFFFE1;
184 for (cs = 0; cs < MAX_CS; cs++) {
185 if (cs_ena & (1 << cs)) {
186 reg |= (cs << 2);
187 break;
188 }
189 }
190
191 /* Open fast path Window to - 0.5G */
192 reg_write(REG_FASTPATH_WIN_0_CTRL_ADDR, reg);
193#endif
194}
195
196static void ddr3_save_and_set_training_windows(u32 *win_backup)
197{
198 u32 cs_ena = ddr3_get_cs_ena_from_reg();
199 u32 reg, tmp_count, cs, ui;
200 u32 win_ctrl_reg, win_base_reg, win_remap_reg;
201 u32 num_of_win_regs, win_jump_index;
202
203#if defined(MV88F672X)
204 /* Disable L2 filtering */
205 reg_write(0x8c04, 0);
206
207 win_ctrl_reg = REG_XBAR_WIN_16_CTRL_ADDR;
208 win_base_reg = REG_XBAR_WIN_16_BASE_ADDR;
209 win_remap_reg = REG_XBAR_WIN_16_REMAP_ADDR;
210 win_jump_index = 0x8;
211 num_of_win_regs = 8;
212#else
213 win_ctrl_reg = REG_XBAR_WIN_4_CTRL_ADDR;
214 win_base_reg = REG_XBAR_WIN_4_BASE_ADDR;
215 win_remap_reg = REG_XBAR_WIN_4_REMAP_ADDR;
216 win_jump_index = 0x10;
217 num_of_win_regs = 16;
218#endif
219
220 /* Close XBAR Window 19 - Not needed */
221 /* {0x000200e8} - Open Mbus Window - 2G */
222 reg_write(REG_XBAR_WIN_19_CTRL_ADDR, 0);
223
224 /* Save XBAR Windows 4-19 init configurations */
225 for (ui = 0; ui < num_of_win_regs; ui++)
226 win_backup[ui] = reg_read(win_ctrl_reg + 0x4 * ui);
227
228 /* Open XBAR Windows 4-7 or 16-19 for other CS */
229 reg = 0;
230 tmp_count = 0;
231 for (cs = 0; cs < MAX_CS; cs++) {
232 if (cs_ena & (1 << cs)) {
233 switch (cs) {
234 case 0:
235 reg = 0x0E00;
236 break;
237 case 1:
238 reg = 0x0D00;
239 break;
240 case 2:
241 reg = 0x0B00;
242 break;
243 case 3:
244 reg = 0x0700;
245 break;
246 }
247 reg |= (1 << 0);
248 reg |= (SDRAM_CS_SIZE & 0xFFFF0000);
249
250 reg_write(win_ctrl_reg + win_jump_index * tmp_count,
251 reg);
252 reg = ((SDRAM_CS_SIZE + 1) * (tmp_count)) & 0xFFFF0000;
253 reg_write(win_base_reg + win_jump_index * tmp_count,
254 reg);
255
256 if (win_remap_reg <= REG_XBAR_WIN_7_REMAP_ADDR) {
257 reg_write(win_remap_reg +
258 win_jump_index * tmp_count, 0);
259 }
260
261 tmp_count++;
262 }
263 }
264}
265#endif /* !defined(STATIC_TRAINING) */
266
267/*
268 * Name: ddr3_init - Main DDR3 Init function
269 * Desc: This routine initialize the DDR3 MC and runs HW training.
270 * Args: None.
271 * Notes:
272 * Returns: None.
273 */
274int ddr3_init(void)
275{
276 unsigned int status;
277
278 ddr3_set_pbs(DDR3_PBS);
279 ddr3_set_sw_wl_rl_debug(DDR3_RUN_SW_WHEN_HW_FAIL);
280
281 status = ddr3_init_main();
282 if (status == MV_DDR3_TRAINING_ERR_BAD_SAR)
283 DEBUG_INIT_S("DDR3 Training Error: Bad sample at reset");
284 if (status == MV_DDR3_TRAINING_ERR_BAD_DIMM_SETUP)
285 DEBUG_INIT_S("DDR3 Training Error: Bad DIMM setup");
286 if (status == MV_DDR3_TRAINING_ERR_MAX_CS_LIMIT)
287 DEBUG_INIT_S("DDR3 Training Error: Max CS limit");
288 if (status == MV_DDR3_TRAINING_ERR_MAX_ENA_CS_LIMIT)
289 DEBUG_INIT_S("DDR3 Training Error: Max enable CS limit");
290 if (status == MV_DDR3_TRAINING_ERR_BAD_R_DIMM_SETUP)
291 DEBUG_INIT_S("DDR3 Training Error: Bad R-DIMM setup");
292 if (status == MV_DDR3_TRAINING_ERR_TWSI_FAIL)
293 DEBUG_INIT_S("DDR3 Training Error: TWSI failure");
294 if (status == MV_DDR3_TRAINING_ERR_DIMM_TYPE_NO_MATCH)
295 DEBUG_INIT_S("DDR3 Training Error: DIMM type no match");
296 if (status == MV_DDR3_TRAINING_ERR_TWSI_BAD_TYPE)
297 DEBUG_INIT_S("DDR3 Training Error: TWSI bad type");
298 if (status == MV_DDR3_TRAINING_ERR_BUS_WIDTH_NOT_MATCH)
299 DEBUG_INIT_S("DDR3 Training Error: bus width no match");
300 if (status > MV_DDR3_TRAINING_ERR_HW_FAIL_BASE)
301 DEBUG_INIT_C("DDR3 Training Error: HW Failure 0x", status, 8);
302
303 return status;
304}
305
306static void print_ddr_target_freq(u32 cpu_freq, u32 fab_opt)
307{
308 puts("\nDDR3 Training Sequence - Run DDR3 at ");
309
310 switch (cpu_freq) {
311#if defined(MV88F672X)
312 case 21:
313 puts("533 Mhz\n");
314 break;
315#else
316 case 1:
317 puts("533 Mhz\n");
318 break;
319 case 2:
320 if (fab_opt == 5)
321 puts("600 Mhz\n");
322 if (fab_opt == 9)
323 puts("400 Mhz\n");
324 break;
325 case 3:
326 puts("667 Mhz\n");
327 break;
328 case 4:
329 if (fab_opt == 5)
330 puts("750 Mhz\n");
331 if (fab_opt == 9)
332 puts("500 Mhz\n");
333 break;
334 case 0xa:
335 puts("400 Mhz\n");
336 break;
337 case 0xb:
338 if (fab_opt == 5)
339 puts("800 Mhz\n");
340 if (fab_opt == 9)
341 puts("553 Mhz\n");
342 if (fab_opt == 0xA)
343 puts("640 Mhz\n");
344 break;
345#endif
346 default:
347 puts("NOT DEFINED FREQ\n");
348 }
349}
350
351static u32 ddr3_init_main(void)
352{
353 u32 target_freq;
354 u32 reg = 0;
355 u32 cpu_freq, fab_opt, hclk_time_ps, soc_num;
356 __maybe_unused u32 ecc = DRAM_ECC;
357 __maybe_unused int dqs_clk_aligned = 0;
358 __maybe_unused u32 scrub_offs, scrub_size;
359 __maybe_unused u32 ddr_width = BUS_WIDTH;
360 __maybe_unused int status;
361 __maybe_unused u32 win_backup[16];
362
363 /* SoC/Board special Initializtions */
364 fab_opt = ddr3_get_fab_opt();
365
366#ifdef CONFIG_SPD_EEPROM
367 i2c_init(CONFIG_SYS_I2C_SPEED, CONFIG_SYS_I2C_SLAVE);
368#endif
369
370 ddr3_print_version();
371 DEBUG_INIT_S("4\n");
372 /* Lib version 5.5.4 */
373
374 fab_opt = ddr3_get_fab_opt();
375
376 /* Switching CPU to MRVL ID */
377 soc_num = (reg_read(REG_SAMPLE_RESET_HIGH_ADDR) & SAR1_CPU_CORE_MASK) >>
378 SAR1_CPU_CORE_OFFSET;
379 switch (soc_num) {
380 case 0x3:
381 reg_bit_set(CPU_CONFIGURATION_REG(3), CPU_MRVL_ID_OFFSET);
382 reg_bit_set(CPU_CONFIGURATION_REG(2), CPU_MRVL_ID_OFFSET);
383 case 0x1:
384 reg_bit_set(CPU_CONFIGURATION_REG(1), CPU_MRVL_ID_OFFSET);
385 case 0x0:
386 reg_bit_set(CPU_CONFIGURATION_REG(0), CPU_MRVL_ID_OFFSET);
387 default:
388 break;
389 }
390
391 /* Power down deskew PLL */
392#if !defined(MV88F672X)
393 /* 0x18780 [25] */
394 reg = (reg_read(REG_DDRPHY_APLL_CTRL_ADDR) & ~(1 << 25));
395 reg_write(REG_DDRPHY_APLL_CTRL_ADDR, reg);
396#endif
397
398 /*
399 * Stage 0 - Set board configuration
400 */
401 cpu_freq = ddr3_get_cpu_freq();
402 if (fab_opt > FAB_OPT)
403 fab_opt = FAB_OPT - 1;
404
405 if (ddr3_get_log_level() > 0)
406 print_ddr_target_freq(cpu_freq, fab_opt);
407
408#if defined(MV88F672X)
409 get_target_freq(cpu_freq, &target_freq, &hclk_time_ps);
410#else
411 target_freq = cpu_ddr_ratios[fab_opt][cpu_freq];
412 hclk_time_ps = cpu_fab_clk_to_hclk[fab_opt][cpu_freq];
413#endif
414 if ((target_freq == 0) || (hclk_time_ps == 0)) {
415 DEBUG_INIT_S("DDR3 Training Sequence - FAILED - Wrong Sample at Reset Configurations\n");
416 if (target_freq == 0) {
417 DEBUG_INIT_C("target_freq", target_freq, 2);
418 DEBUG_INIT_C("fab_opt", fab_opt, 2);
419 DEBUG_INIT_C("cpu_freq", cpu_freq, 2);
420 } else if (hclk_time_ps == 0) {
421 DEBUG_INIT_C("hclk_time_ps", hclk_time_ps, 2);
422 DEBUG_INIT_C("fab_opt", fab_opt, 2);
423 DEBUG_INIT_C("cpu_freq", cpu_freq, 2);
424 }
425
426 return MV_DDR3_TRAINING_ERR_BAD_SAR;
427 }
428
429#if defined(ECC_SUPPORT)
430 scrub_offs = U_BOOT_START_ADDR;
431 scrub_size = U_BOOT_SCRUB_SIZE;
432#else
433 scrub_offs = 0;
434 scrub_size = 0;
435#endif
436
437#if defined(ECC_SUPPORT) && defined(AUTO_DETECTION_SUPPORT)
Stefan Roeseae6223d2015-01-19 11:33:40 +0100438 ecc = 0;
439 if (ddr3_check_config(BUS_WIDTH_ECC_TWSI_ADDR, CONFIG_ECC))
440 ecc = 1;
441#endif
442
443#ifdef DQS_CLK_ALIGNED
444 dqs_clk_aligned = 1;
445#endif
446
447 /* Check if DRAM is already initialized */
448 if (reg_read(REG_BOOTROM_ROUTINE_ADDR) &
449 (1 << REG_BOOTROM_ROUTINE_DRAM_INIT_OFFS)) {
450 DEBUG_INIT_S("DDR3 Training Sequence - 2nd boot - Skip\n");
451 return MV_OK;
452 }
453
454 /*
455 * Stage 1 - Dunit Setup
456 */
457
458#ifdef DUNIT_STATIC
459 /*
460 * For Static D-Unit Setup use must set the correct static values
461 * at the ddr3_*soc*_vars.h file
462 */
463 DEBUG_INIT_FULL_S("DDR3 Training Sequence - Static MC Init\n");
464 ddr3_static_mc_init();
465
466#ifdef ECC_SUPPORT
467 ecc = DRAM_ECC;
468 if (ecc) {
469 reg = reg_read(REG_SDRAM_CONFIG_ADDR);
470 reg |= (1 << REG_SDRAM_CONFIG_ECC_OFFS);
471 reg_write(REG_SDRAM_CONFIG_ADDR, reg);
472 }
473#endif
474#endif
475
476#if defined(MV88F78X60) || defined(MV88F672X)
477#if defined(AUTO_DETECTION_SUPPORT)
478 /*
479 * Configurations for both static and dynamic MC setups
480 *
481 * Dynamically Set 32Bit and ECC for AXP (Relevant only for
482 * Marvell DB boards)
483 */
484 if (ddr3_check_config(BUS_WIDTH_ECC_TWSI_ADDR, CONFIG_BUS_WIDTH)) {
485 ddr_width = 32;
486 DEBUG_INIT_S("DDR3 Training Sequence - DRAM bus width 32Bit\n");
487 }
488#endif
489
490#if defined(MV88F672X)
491 reg = reg_read(REG_SDRAM_CONFIG_ADDR);
492 if ((reg >> 15) & 1)
493 ddr_width = 32;
494 else
495 ddr_width = 16;
496#endif
497#endif
498
499#ifdef DUNIT_SPD
500 status = ddr3_dunit_setup(ecc, hclk_time_ps, &ddr_width);
501 if (MV_OK != status) {
502 DEBUG_INIT_S("DDR3 Training Sequence - FAILED (ddr3 Dunit Setup)\n");
503 return status;
504 }
505#endif
506
507 /* Fix read ready phases for all SOC in reg 0x15C8 */
508 reg = reg_read(REG_TRAINING_DEBUG_3_ADDR);
509 reg &= ~(REG_TRAINING_DEBUG_3_MASK);
510 reg |= 0x4; /* Phase 0 */
511 reg &= ~(REG_TRAINING_DEBUG_3_MASK << REG_TRAINING_DEBUG_3_OFFS);
512 reg |= (0x4 << (1 * REG_TRAINING_DEBUG_3_OFFS)); /* Phase 1 */
513 reg &= ~(REG_TRAINING_DEBUG_3_MASK << (3 * REG_TRAINING_DEBUG_3_OFFS));
514 reg |= (0x6 << (3 * REG_TRAINING_DEBUG_3_OFFS)); /* Phase 3 */
515 reg &= ~(REG_TRAINING_DEBUG_3_MASK << (4 * REG_TRAINING_DEBUG_3_OFFS));
516 reg |= (0x6 << (4 * REG_TRAINING_DEBUG_3_OFFS));
517 reg &= ~(REG_TRAINING_DEBUG_3_MASK << (5 * REG_TRAINING_DEBUG_3_OFFS));
518 reg |= (0x6 << (5 * REG_TRAINING_DEBUG_3_OFFS));
519 reg_write(REG_TRAINING_DEBUG_3_ADDR, reg);
520
521#if defined(MV88F672X)
522 /*
523 * AxiBrespMode[8] = Compliant,
524 * AxiAddrDecodeCntrl[11] = Internal,
525 * AxiDataBusWidth[0] = 128bit
526 */
527 /* 0x14A8 - AXI Control Register */
528 reg_write(REG_DRAM_AXI_CTRL_ADDR, 0);
529#else
530 /* 0x14A8 - AXI Control Register */
531 reg_write(REG_DRAM_AXI_CTRL_ADDR, 0x00000100);
532 reg_write(REG_CDI_CONFIG_ADDR, 0x00000006);
533
534 if ((ddr_width == 64) && (reg_read(REG_DDR_IO_ADDR) &
535 (1 << REG_DDR_IO_CLK_RATIO_OFFS))) {
536 /* 0x14A8 - AXI Control Register */
537 reg_write(REG_DRAM_AXI_CTRL_ADDR, 0x00000101);
538 reg_write(REG_CDI_CONFIG_ADDR, 0x00000007);
539 }
540#endif
541
542#if !defined(MV88F67XX)
543 /*
544 * ARMADA-370 activate DLB later at the u-boot,
545 * Armada38x - No DLB activation at this time
546 */
547 reg_write(DLB_BUS_OPTIMIZATION_WEIGHTS_REG, 0x18C01E);
548
549#if defined(MV88F78X60)
550 /* WA according to eratta GL-8672902*/
551 if (mv_ctrl_rev_get() == MV_78XX0_B0_REV)
552 reg_write(DLB_BUS_OPTIMIZATION_WEIGHTS_REG, 0xc19e);
553#endif
554
555 reg_write(DLB_AGING_REGISTER, 0x0f7f007f);
556 reg_write(DLB_EVICTION_CONTROL_REG, 0x0);
557 reg_write(DLB_EVICTION_TIMERS_REGISTER_REG, 0x00FF3C1F);
558
559 reg_write(MBUS_UNITS_PRIORITY_CONTROL_REG, 0x55555555);
560 reg_write(FABRIC_UNITS_PRIORITY_CONTROL_REG, 0xAA);
561 reg_write(MBUS_UNITS_PREFETCH_CONTROL_REG, 0xffff);
562 reg_write(FABRIC_UNITS_PREFETCH_CONTROL_REG, 0xf0f);
563
564#if defined(MV88F78X60)
565 /* WA according to eratta GL-8672902 */
566 if (mv_ctrl_rev_get() == MV_78XX0_B0_REV) {
567 reg = reg_read(REG_STATIC_DRAM_DLB_CONTROL);
568 reg |= DLB_ENABLE;
569 reg_write(REG_STATIC_DRAM_DLB_CONTROL, reg);
570 }
571#endif /* end defined(MV88F78X60) */
572#endif /* end !defined(MV88F67XX) */
573
574 if (ddr3_get_log_level() >= MV_LOG_LEVEL_1)
575 print_dunit_setup();
576
577 /*
578 * Stage 2 - Training Values Setup
579 */
580#ifdef STATIC_TRAINING
581 /*
582 * DRAM Init - After all the D-unit values are set, its time to init
583 * the D-unit
584 */
585 /* Wait for '0' */
586 reg_write(REG_SDRAM_INIT_CTRL_ADDR, 0x1);
587 do {
588 reg = (reg_read(REG_SDRAM_INIT_CTRL_ADDR)) &
589 (1 << REG_SDRAM_INIT_CTRL_OFFS);
590 } while (reg);
591
592 /* ddr3 init using static parameters - HW training is disabled */
593 DEBUG_INIT_FULL_S("DDR3 Training Sequence - Static Training Parameters\n");
594 ddr3_static_training_init();
595
596#if defined(MV88F78X60)
597 /*
598 * If ECC is enabled, need to scrub the U-Boot area memory region -
599 * Run training function with Xor bypass just to scrub the memory
600 */
601 status = ddr3_hw_training(target_freq, ddr_width,
602 1, scrub_offs, scrub_size,
603 dqs_clk_aligned, DDR3_TRAINING_DEBUG,
604 REG_DIMM_SKIP_WL);
605 if (MV_OK != status) {
606 DEBUG_INIT_FULL_S("DDR3 Training Sequence - FAILED\n");
607 return status;
608 }
609#endif
610#else
611 /* Set X-BAR windows for the training sequence */
612 ddr3_save_and_set_training_windows(win_backup);
613
614 /* Run DDR3 Training Sequence */
615 /* DRAM Init */
616 reg_write(REG_SDRAM_INIT_CTRL_ADDR, 0x1);
617 do {
618 reg = (reg_read(REG_SDRAM_INIT_CTRL_ADDR)) &
619 (1 << REG_SDRAM_INIT_CTRL_OFFS);
620 } while (reg); /* Wait for '0' */
621
622 /* ddr3 init using DDR3 HW training procedure */
623 DEBUG_INIT_FULL_S("DDR3 Training Sequence - HW Training Procedure\n");
624 status = ddr3_hw_training(target_freq, ddr_width,
625 0, scrub_offs, scrub_size,
626 dqs_clk_aligned, DDR3_TRAINING_DEBUG,
627 REG_DIMM_SKIP_WL);
628 if (MV_OK != status) {
629 DEBUG_INIT_FULL_S("DDR3 Training Sequence - FAILED\n");
630 return status;
631 }
632#endif
633
634 /*
635 * Stage 3 - Finish
636 */
637#if defined(MV88F78X60) || defined(MV88F672X)
638 /* Disable ECC Ignore bit */
639 reg = reg_read(REG_SDRAM_CONFIG_ADDR) &
640 ~(1 << REG_SDRAM_CONFIG_IERR_OFFS);
641 reg_write(REG_SDRAM_CONFIG_ADDR, reg);
642#endif
643
644#if !defined(STATIC_TRAINING)
645 /* Restore and set windows */
646 ddr3_restore_and_set_final_windows(win_backup);
647#endif
648
649 /* Update DRAM init indication in bootROM register */
650 reg = reg_read(REG_BOOTROM_ROUTINE_ADDR);
651 reg_write(REG_BOOTROM_ROUTINE_ADDR,
652 reg | (1 << REG_BOOTROM_ROUTINE_DRAM_INIT_OFFS));
653
654#if !defined(MV88F67XX)
655#if defined(MV88F78X60)
656 if (mv_ctrl_rev_get() == MV_78XX0_B0_REV) {
657 reg = reg_read(REG_SDRAM_CONFIG_ADDR);
658 if (ecc == 0)
659 reg_write(REG_SDRAM_CONFIG_ADDR, reg | (1 << 19));
660 }
661#endif /* end defined(MV88F78X60) */
662
663 reg_write(DLB_EVICTION_CONTROL_REG, 0x9);
664
665 reg = reg_read(REG_STATIC_DRAM_DLB_CONTROL);
666 reg |= (DLB_ENABLE | DLB_WRITE_COALESING | DLB_AXI_PREFETCH_EN |
667 DLB_MBUS_PREFETCH_EN | PREFETCH_NLNSZTR);
668 reg_write(REG_STATIC_DRAM_DLB_CONTROL, reg);
669#endif /* end !defined(MV88F67XX) */
670
671#ifdef STATIC_TRAINING
672 DEBUG_INIT_S("DDR3 Training Sequence - Ended Successfully (S)\n");
673#else
674 DEBUG_INIT_S("DDR3 Training Sequence - Ended Successfully\n");
675#endif
676
677 return MV_OK;
678}
679
680/*
681 * Name: ddr3_get_cpu_freq
682 * Desc: read S@R and return CPU frequency
683 * Args:
684 * Notes:
685 * Returns: required value
686 */
687
688u32 ddr3_get_cpu_freq(void)
689{
690 u32 reg, cpu_freq;
691
692#if defined(MV88F672X)
693 /* Read sample at reset setting */
694 reg = reg_read(REG_SAMPLE_RESET_HIGH_ADDR); /* 0xE8200 */
695 cpu_freq = (reg & REG_SAMPLE_RESET_CPU_FREQ_MASK) >>
696 REG_SAMPLE_RESET_CPU_FREQ_OFFS;
697#else
698 /* Read sample at reset setting */
699 reg = reg_read(REG_SAMPLE_RESET_LOW_ADDR); /* 0x18230 [23:21] */
700#if defined(MV88F78X60)
701 cpu_freq = (reg & REG_SAMPLE_RESET_CPU_FREQ_MASK) >>
702 REG_SAMPLE_RESET_CPU_FREQ_OFFS;
703 reg = reg_read(REG_SAMPLE_RESET_HIGH_ADDR); /* 0x18234 [20] */
704 cpu_freq |= (((reg >> REG_SAMPLE_RESET_HIGH_CPU_FREQ_OFFS) & 0x1) << 3);
705#elif defined(MV88F67XX)
706 cpu_freq = (reg & REG_SAMPLE_RESET_CPU_FREQ_MASK) >>
707 REG_SAMPLE_RESET_CPU_FREQ_OFFS;
708#endif
709#endif
710
711 return cpu_freq;
712}
713
714/*
715 * Name: ddr3_get_fab_opt
716 * Desc: read S@R and return CPU frequency
717 * Args:
718 * Notes:
719 * Returns: required value
720 */
721u32 ddr3_get_fab_opt(void)
722{
723 __maybe_unused u32 reg, fab_opt;
724
725#if defined(MV88F672X)
726 return 0; /* No fabric */
727#else
728 /* Read sample at reset setting */
729 reg = reg_read(REG_SAMPLE_RESET_LOW_ADDR);
730 fab_opt = (reg & REG_SAMPLE_RESET_FAB_MASK) >>
731 REG_SAMPLE_RESET_FAB_OFFS;
732
733#if defined(MV88F78X60)
734 reg = reg_read(REG_SAMPLE_RESET_HIGH_ADDR);
735 fab_opt |= (((reg >> 19) & 0x1) << 4);
736#endif
737
738 return fab_opt;
739#endif
740}
741
742/*
743 * Name: ddr3_get_vco_freq
744 * Desc: read S@R and return VCO frequency
745 * Args:
746 * Notes:
747 * Returns: required value
748 */
749u32 ddr3_get_vco_freq(void)
750{
751 u32 fab, cpu_freq, ui_vco_freq;
752
753 fab = ddr3_get_fab_opt();
754 cpu_freq = ddr3_get_cpu_freq();
755
756 if (fab == 2 || fab == 3 || fab == 7 || fab == 8 || fab == 10 ||
757 fab == 15 || fab == 17 || fab == 20)
758 ui_vco_freq = cpu_freq + CLK_CPU;
759 else
760 ui_vco_freq = cpu_freq;
761
762 return ui_vco_freq;
763}
764
765#ifdef STATIC_TRAINING
766/*
767 * Name: ddr3_static_training_init - Init DDR3 Training with
768 * static parameters
769 * Desc: Use this routine to init the controller without the HW training
770 * procedure
771 * User must provide compatible header file with registers data.
772 * Args: None.
773 * Notes:
774 * Returns: None.
775 */
776void ddr3_static_training_init(void)
777{
778 MV_DRAM_MODES *ddr_mode;
779 u32 reg;
780 int j;
781
782 ddr_mode = ddr3_get_static_ddr_mode();
783
784 j = 0;
785 while (ddr_mode->vals[j].reg_addr != 0) {
786 udelay(10); /* haim want to delay each write */
787 reg_write(ddr_mode->vals[j].reg_addr,
788 ddr_mode->vals[j].reg_value);
789
790 if (ddr_mode->vals[j].reg_addr ==
791 REG_PHY_REGISTRY_FILE_ACCESS_ADDR)
792 do {
793 reg = reg_read(REG_PHY_REGISTRY_FILE_ACCESS_ADDR) &
794 REG_PHY_REGISTRY_FILE_ACCESS_OP_DONE;
795 } while (reg);
796 j++;
797 }
798}
799#endif
800
801/*
802 * Name: ddr3_get_static_mc_value - Init Memory controller with static
803 * parameters
804 * Desc: Use this routine to init the controller without the HW training
805 * procedure
806 * User must provide compatible header file with registers data.
807 * Args: None.
808 * Notes:
809 * Returns: None.
810 */
811u32 ddr3_get_static_mc_value(u32 reg_addr, u32 offset1, u32 mask1, u32 offset2,
812 u32 mask2)
813{
814 u32 reg, tmp;
815
816 reg = reg_read(reg_addr);
817
818 tmp = (reg >> offset1) & mask1;
819 if (mask2)
820 tmp |= (reg >> offset2) & mask2;
821
822 return tmp;
823}
824
825/*
826 * Name: ddr3_get_static_ddr_mode - Init Memory controller with static
827 * parameters
828 * Desc: Use this routine to init the controller without the HW training
829 * procedure
830 * User must provide compatible header file with registers data.
831 * Args: None.
832 * Notes:
833 * Returns: None.
834 */
835__weak MV_DRAM_MODES *ddr3_get_static_ddr_mode(void)
836{
837 u32 chip_board_rev, i;
838 u32 size;
839
840 /* Do not modify this code. relevant only for marvell Boards */
841#if defined(DB_78X60_PCAC)
842 chip_board_rev = Z1_PCAC;
843#elif defined(DB_78X60_AMC)
844 chip_board_rev = A0_AMC;
845#elif defined(DB_88F6710_PCAC)
846 chip_board_rev = A0_PCAC;
847#elif defined(RD_88F6710)
848 chip_board_rev = A0_RD;
849#elif defined(MV88F672X)
850 chip_board_rev = mv_board_id_get();
851#else
852 chip_board_rev = A0;
853#endif
854
855 size = sizeof(ddr_modes) / sizeof(MV_DRAM_MODES);
856 for (i = 0; i < size; i++) {
857 if ((ddr3_get_cpu_freq() == ddr_modes[i].cpu_freq) &&
858 (ddr3_get_fab_opt() == ddr_modes[i].fab_freq) &&
859 (chip_board_rev == ddr_modes[i].chip_board_rev))
860 return &ddr_modes[i];
861 }
862
863 return &ddr_modes[0];
864}
865
866#ifdef DUNIT_STATIC
867/*
868 * Name: ddr3_static_mc_init - Init Memory controller with static parameters
869 * Desc: Use this routine to init the controller without the HW training
870 * procedure
871 * User must provide compatible header file with registers data.
872 * Args: None.
873 * Notes:
874 * Returns: None.
875 */
876void ddr3_static_mc_init(void)
877{
878 MV_DRAM_MODES *ddr_mode;
879 u32 reg;
880 int j;
881
882 ddr_mode = ddr3_get_static_ddr_mode();
883 j = 0;
884 while (ddr_mode->regs[j].reg_addr != 0) {
885 reg_write(ddr_mode->regs[j].reg_addr,
886 ddr_mode->regs[j].reg_value);
887 if (ddr_mode->regs[j].reg_addr ==
888 REG_PHY_REGISTRY_FILE_ACCESS_ADDR)
889 do {
890 reg = reg_read(REG_PHY_REGISTRY_FILE_ACCESS_ADDR) &
891 REG_PHY_REGISTRY_FILE_ACCESS_OP_DONE;
892 } while (reg);
893 j++;
894 }
895}
896#endif
897
898/*
899 * Name: ddr3_check_config - Check user configurations: ECC/MultiCS
900 * Desc:
901 * Args: twsi Address
902 * Notes: Only Available for ArmadaXP/Armada 370 DB boards
903 * Returns: None.
904 */
905int ddr3_check_config(u32 twsi_addr, MV_CONFIG_TYPE config_type)
906{
907#ifdef AUTO_DETECTION_SUPPORT
908 u8 data = 0;
909 int ret;
910 int offset;
911
912 if ((config_type == CONFIG_ECC) || (config_type == CONFIG_BUS_WIDTH))
913 offset = 1;
914 else
915 offset = 0;
916
917 ret = i2c_read(twsi_addr, offset, 1, (u8 *)&data, 1);
918 if (!ret) {
919 switch (config_type) {
920 case CONFIG_ECC:
921 if (data & 0x2)
922 return 1;
923 break;
924 case CONFIG_BUS_WIDTH:
925 if (data & 0x1)
926 return 1;
927 break;
928#ifdef DB_88F6710
929 case CONFIG_MULTI_CS:
930 if (CFG_MULTI_CS_MODE(data))
931 return 1;
932 break;
933#else
934 case CONFIG_MULTI_CS:
935 break;
936#endif
937 }
938 }
939#endif
940
941 return 0;
942}
943
944#if defined(DB_88F78X60_REV2)
945/*
946 * Name: ddr3_get_eprom_fabric - Get Fabric configuration from EPROM
947 * Desc:
948 * Args: twsi Address
949 * Notes: Only Available for ArmadaXP DB Rev2 boards
950 * Returns: None.
951 */
952u8 ddr3_get_eprom_fabric(void)
953{
954#ifdef AUTO_DETECTION_SUPPORT
955 u8 data = 0;
956 int ret;
957
958 ret = i2c_read(NEW_FABRIC_TWSI_ADDR, 1, 1, (u8 *)&data, 1);
959 if (!ret)
960 return data & 0x1F;
961#endif
962
963 return 0;
964}
965
966#endif
967
968/*
969 * Name: ddr3_cl_to_valid_cl - this return register matching CL value
970 * Desc:
971 * Args: clValue - the value
972
973 * Notes:
974 * Returns: required CL value
975 */
976u32 ddr3_cl_to_valid_cl(u32 cl)
977{
978 switch (cl) {
979 case 5:
980 return 2;
981 break;
982 case 6:
983 return 4;
984 break;
985 case 7:
986 return 6;
987 break;
988 case 8:
989 return 8;
990 break;
991 case 9:
992 return 10;
993 break;
994 case 10:
995 return 12;
996 break;
997 case 11:
998 return 14;
999 break;
1000 case 12:
1001 return 1;
1002 break;
1003 case 13:
1004 return 3;
1005 break;
1006 case 14:
1007 return 5;
1008 break;
1009 default:
1010 return 2;
1011 }
1012}
1013
1014/*
1015 * Name: ddr3_cl_to_valid_cl - this return register matching CL value
1016 * Desc:
1017 * Args: clValue - the value
1018 * Notes:
1019 * Returns: required CL value
1020 */
1021u32 ddr3_valid_cl_to_cl(u32 ui_valid_cl)
1022{
1023 switch (ui_valid_cl) {
1024 case 1:
1025 return 12;
1026 break;
1027 case 2:
1028 return 5;
1029 break;
1030 case 3:
1031 return 13;
1032 break;
1033 case 4:
1034 return 6;
1035 break;
1036 case 5:
1037 return 14;
1038 break;
1039 case 6:
1040 return 7;
1041 break;
1042 case 8:
1043 return 8;
1044 break;
1045 case 10:
1046 return 9;
1047 break;
1048 case 12:
1049 return 10;
1050 break;
1051 case 14:
1052 return 11;
1053 break;
1054 default:
1055 return 0;
1056 }
1057}
1058
1059/*
1060 * Name: ddr3_get_cs_num_from_reg
1061 * Desc:
1062 * Args:
1063 * Notes:
1064 * Returns:
1065 */
1066u32 ddr3_get_cs_num_from_reg(void)
1067{
1068 u32 cs_ena = ddr3_get_cs_ena_from_reg();
1069 u32 cs_count = 0;
1070 u32 cs;
1071
1072 for (cs = 0; cs < MAX_CS; cs++) {
1073 if (cs_ena & (1 << cs))
1074 cs_count++;
1075 }
1076
1077 return cs_count;
1078}
1079
1080/*
1081 * Name: ddr3_get_cs_ena_from_reg
1082 * Desc:
1083 * Args:
1084 * Notes:
1085 * Returns:
1086 */
1087u32 ddr3_get_cs_ena_from_reg(void)
1088{
1089 return reg_read(REG_DDR3_RANK_CTRL_ADDR) &
1090 REG_DDR3_RANK_CTRL_CS_ENA_MASK;
1091}
1092
1093/*
1094 * mv_ctrl_rev_get - Get Marvell controller device revision number
1095 *
1096 * DESCRIPTION:
1097 * This function returns 8bit describing the device revision as defined
1098 * in PCI Express Class Code and Revision ID Register.
1099 *
1100 * INPUT:
1101 * None.
1102 *
1103 * OUTPUT:
1104 * None.
1105 *
1106 * RETURN:
1107 * 8bit desscribing Marvell controller revision number
1108 *
1109 */
1110#if !defined(MV88F672X)
1111u8 mv_ctrl_rev_get(void)
1112{
1113 u8 rev_num;
1114
1115#if defined(MV_INCLUDE_CLK_PWR_CNTRL)
1116 /* Check pex power state */
1117 u32 pex_power;
1118 pex_power = mv_ctrl_pwr_clck_get(PEX_UNIT_ID, 0);
1119 if (pex_power == 0)
1120 mv_ctrl_pwr_clck_set(PEX_UNIT_ID, 0, 1);
1121#endif
1122 rev_num = (u8)reg_read(PEX_CFG_DIRECT_ACCESS(0,
1123 PCI_CLASS_CODE_AND_REVISION_ID));
1124
1125#if defined(MV_INCLUDE_CLK_PWR_CNTRL)
1126 /* Return to power off state */
1127 if (pex_power == 0)
1128 mv_ctrl_pwr_clck_set(PEX_UNIT_ID, 0, 0);
1129#endif
1130
1131 return (rev_num & PCCRIR_REVID_MASK) >> PCCRIR_REVID_OFFS;
1132}
1133
1134#endif
1135
1136#if defined(MV88F672X)
1137void get_target_freq(u32 freq_mode, u32 *ddr_freq, u32 *hclk_ps)
1138{
1139 u32 tmp, hclk;
1140
1141 switch (freq_mode) {
1142 case CPU_333MHz_DDR_167MHz_L2_167MHz:
1143 hclk = 84;
1144 tmp = DDR_100;
1145 break;
1146 case CPU_266MHz_DDR_266MHz_L2_133MHz:
1147 case CPU_333MHz_DDR_222MHz_L2_167MHz:
1148 case CPU_400MHz_DDR_200MHz_L2_200MHz:
1149 case CPU_400MHz_DDR_267MHz_L2_200MHz:
1150 case CPU_533MHz_DDR_267MHz_L2_267MHz:
1151 case CPU_500MHz_DDR_250MHz_L2_250MHz:
1152 case CPU_600MHz_DDR_300MHz_L2_300MHz:
1153 case CPU_800MHz_DDR_267MHz_L2_400MHz:
1154 case CPU_900MHz_DDR_300MHz_L2_450MHz:
1155 tmp = DDR_300;
1156 hclk = 150;
1157 break;
1158 case CPU_333MHz_DDR_333MHz_L2_167MHz:
1159 case CPU_500MHz_DDR_334MHz_L2_250MHz:
1160 case CPU_666MHz_DDR_333MHz_L2_333MHz:
1161 tmp = DDR_333;
1162 hclk = 165;
1163 break;
1164 case CPU_533MHz_DDR_356MHz_L2_267MHz:
1165 tmp = DDR_360;
1166 hclk = 180;
1167 break;
1168 case CPU_400MHz_DDR_400MHz_L2_200MHz:
1169 case CPU_600MHz_DDR_400MHz_L2_300MHz:
1170 case CPU_800MHz_DDR_400MHz_L2_400MHz:
1171 case CPU_400MHz_DDR_400MHz_L2_400MHz:
1172 tmp = DDR_400;
1173 hclk = 200;
1174 break;
1175 case CPU_666MHz_DDR_444MHz_L2_333MHz:
1176 case CPU_900MHz_DDR_450MHz_L2_450MHz:
1177 tmp = DDR_444;
1178 hclk = 222;
1179 break;
1180 case CPU_500MHz_DDR_500MHz_L2_250MHz:
1181 case CPU_1000MHz_DDR_500MHz_L2_500MHz:
1182 case CPU_1000MHz_DDR_500MHz_L2_333MHz:
1183 tmp = DDR_500;
1184 hclk = 250;
1185 break;
1186 case CPU_533MHz_DDR_533MHz_L2_267MHz:
1187 case CPU_800MHz_DDR_534MHz_L2_400MHz:
1188 case CPU_1100MHz_DDR_550MHz_L2_550MHz:
1189 tmp = DDR_533;
1190 hclk = 267;
1191 break;
1192 case CPU_600MHz_DDR_600MHz_L2_300MHz:
1193 case CPU_900MHz_DDR_600MHz_L2_450MHz:
1194 case CPU_1200MHz_DDR_600MHz_L2_600MHz:
1195 tmp = DDR_600;
1196 hclk = 300;
1197 break;
1198 case CPU_666MHz_DDR_666MHz_L2_333MHz:
1199 case CPU_1000MHz_DDR_667MHz_L2_500MHz:
1200 tmp = DDR_666;
1201 hclk = 333;
1202 break;
1203 default:
1204 *ddr_freq = 0;
1205 *hclk_ps = 0;
1206 break;
1207 }
1208
1209 *ddr_freq = tmp; /* DDR freq define */
1210 *hclk_ps = 1000000 / hclk; /* values are 1/HCLK in ps */
1211
1212 return;
1213}
1214#endif