wdenk | 337f565 | 2004-10-28 00:09:35 +0000 | [diff] [blame] | 1 | /* |
| 2 | * (C) Copyright 2004 |
| 3 | * TsiChung Liew, Freescale Software Engineering, Tsi-Chung.Liew@freescale. |
| 4 | * |
| 5 | * See file CREDITS for list of people who contributed to this |
| 6 | * project. |
| 7 | * |
| 8 | * This program is free software; you can redistribute it and/or |
| 9 | * modify it under the terms of the GNU General Public License as |
| 10 | * published by the Free Software Foundation; either version 2 of |
| 11 | * the License, or (at your option) any later version. |
| 12 | * |
| 13 | * This program is distributed in the hope that it will be useful, |
| 14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 16 | * GNU General Public License for more details. |
| 17 | * |
| 18 | * You should have received a copy of the GNU General Public License |
| 19 | * along with this program; if not, write to the Free Software |
| 20 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 21 | * MA 02111-1307 USA |
| 22 | */ |
| 23 | |
| 24 | #ifndef __CONFIG_H |
| 25 | #define __CONFIG_H |
| 26 | |
| 27 | /* |
| 28 | * High Level Configuration Options |
| 29 | * (easy to change) |
| 30 | */ |
| 31 | #define CONFIG_MPC8220 1 |
| 32 | #define CONFIG_ALASKA8220 1 /* ... on Alaska board */ |
| 33 | |
| 34 | /* Input clock running at 30Mhz, read Hid1 for the CPU multiplier to |
| 35 | determine the CPU speed. */ |
| 36 | #define CFG_MPC8220_CLKIN 30000000/* ... running at 30MHz */ |
wdenk | ccfe25d | 2005-04-05 21:57:18 +0000 | [diff] [blame^] | 37 | #define CFG_MPC8220_SYSPLL_VCO_MULTIPLIER 16 /* VCO multiplier can't be read from any register */ |
wdenk | 337f565 | 2004-10-28 00:09:35 +0000 | [diff] [blame] | 38 | |
| 39 | #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ |
| 40 | #define BOOTFLAG_WARM 0x02 /* Software reboot */ |
| 41 | |
| 42 | #define CFG_CACHELINE_SIZE 32 /* For MPC8220 CPUs */ |
| 43 | |
| 44 | #if (CONFIG_COMMANDS & CFG_CMD_KGDB) |
| 45 | # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */ |
| 46 | #endif |
| 47 | |
| 48 | /* |
| 49 | * Serial console configuration |
| 50 | */ |
| 51 | #define CONFIG_PSC_CONSOLE 1 /* console is on PSC */ |
| 52 | #define CONFIG_EXTUART_CONSOLE 1 |
| 53 | |
| 54 | #ifdef CONFIG_EXTUART_CONSOLE |
| 55 | # define CFG_NS16550 |
| 56 | # define CFG_NS16550_REG_SIZE 1 |
| 57 | # define CFG_NS16550_COM1 (CFG_CPLD_BASE + 0x1008) |
| 58 | #endif |
| 59 | |
| 60 | #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */ |
| 61 | |
wdenk | 337f565 | 2004-10-28 00:09:35 +0000 | [diff] [blame] | 62 | #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 } |
| 63 | |
wdenk | 8d5d28a | 2005-04-02 22:37:54 +0000 | [diff] [blame] | 64 | #define CONFIG_TIMESTAMP /* Print image info with timestamp */ |
| 65 | |
wdenk | 337f565 | 2004-10-28 00:09:35 +0000 | [diff] [blame] | 66 | /* |
| 67 | * Supported commands |
| 68 | */ |
wdenk | 8d5d28a | 2005-04-02 22:37:54 +0000 | [diff] [blame] | 69 | #define CONFIG_COMMANDS ( CONFIG_CMD_DFL | \ |
| 70 | CFG_CMD_BOOTD | \ |
| 71 | CFG_CMD_CACHE | \ |
| 72 | CFG_CMD_DHCP | \ |
| 73 | CFG_CMD_DIAG | \ |
| 74 | CFG_CMD_EEPROM | \ |
| 75 | CFG_CMD_ELF | \ |
| 76 | CFG_CMD_I2C | \ |
| 77 | CFG_CMD_NET | \ |
| 78 | CFG_CMD_NFS | \ |
| 79 | CFG_CMD_PING | \ |
| 80 | CFG_CMD_PCI | \ |
| 81 | CFG_CMD_REGINFO | \ |
| 82 | CFG_CMD_SDRAM | \ |
| 83 | CFG_CMD_SNTP ) |
wdenk | 337f565 | 2004-10-28 00:09:35 +0000 | [diff] [blame] | 84 | |
wdenk | 8d5d28a | 2005-04-02 22:37:54 +0000 | [diff] [blame] | 85 | #define CONFIG_NET_MULTI |
wdenk | 337f565 | 2004-10-28 00:09:35 +0000 | [diff] [blame] | 86 | |
| 87 | /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */ |
| 88 | #include <cmd_confdefs.h> |
| 89 | |
| 90 | /* |
| 91 | * Autobooting |
| 92 | */ |
| 93 | #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */ |
| 94 | #define CONFIG_BOOTARGS "root=/dev/ram rw" |
| 95 | #define CONFIG_ETHADDR 00:e0:0c:bc:e0:60 |
wdenk | 54070ab | 2004-12-31 09:32:47 +0000 | [diff] [blame] | 96 | #define CONFIG_HAS_ETH1 |
wdenk | 337f565 | 2004-10-28 00:09:35 +0000 | [diff] [blame] | 97 | #define CONFIG_ETH1ADDR 00:e0:0c:bc:e0:61 |
| 98 | #define CONFIG_IPADDR 192.162.1.2 |
| 99 | #define CONFIG_NETMASK 255.255.255.0 |
| 100 | #define CONFIG_SERVERIP 192.162.1.1 |
| 101 | #define CONFIG_GATEWAYIP 192.162.1.1 |
| 102 | #define CONFIG_HOSTNAME Alaska |
| 103 | #define CONFIG_OVERWRITE_ETHADDR_ONCE |
| 104 | |
| 105 | |
| 106 | /* |
| 107 | * I2C configuration |
| 108 | */ |
| 109 | #define CONFIG_HARD_I2C 1 |
| 110 | #define CFG_I2C_MODULE 1 |
| 111 | |
| 112 | #define CFG_I2C_SPEED 100000 /* 100 kHz */ |
| 113 | #define CFG_I2C_SLAVE 0x7F |
| 114 | |
| 115 | /* |
| 116 | * EEPROM configuration |
| 117 | */ |
| 118 | #define CFG_I2C_EEPROM_ADDR 0x52 /* 1011000xb */ |
| 119 | #define CFG_I2C_EEPROM_ADDR_LEN 1 |
| 120 | #define CFG_EEPROM_PAGE_WRITE_BITS 3 |
| 121 | #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 70 |
| 122 | /* |
| 123 | #define CFG_ENV_IS_IN_EEPROM 1 |
| 124 | #define CFG_ENV_OFFSET 0 |
| 125 | #define CFG_ENV_SIZE 256 |
| 126 | */ |
| 127 | |
| 128 | /* If CFG_AMD_BOOT is defined, the the system will boot from AMD. |
| 129 | else undefined it will boot from Intel Strata flash */ |
| 130 | #define CFG_AMD_BOOT 1 |
| 131 | |
| 132 | /* |
| 133 | * Flexbus Chipselect configuration |
| 134 | */ |
| 135 | #if defined (CFG_AMD_BOOT) |
| 136 | #define CFG_CS0_BASE 0xfff0 |
| 137 | #define CFG_CS0_MASK 0x00080000 /* 512 KB */ |
| 138 | #define CFG_CS0_CTRL 0x003f0d40 |
| 139 | |
| 140 | #define CFG_CS1_BASE 0xfe00 |
| 141 | #define CFG_CS1_MASK 0x01000000 /* 16 MB */ |
| 142 | #define CFG_CS1_CTRL 0x003f1540 |
| 143 | #else |
| 144 | #define CFG_CS0_BASE 0xff00 |
| 145 | #define CFG_CS0_MASK 0x01000000 /* 16 MB */ |
| 146 | #define CFG_CS0_CTRL 0x003f1540 |
| 147 | |
| 148 | #define CFG_CS1_BASE 0xfe08 |
| 149 | #define CFG_CS1_MASK 0x00080000 /* 512 KB */ |
| 150 | #define CFG_CS1_CTRL 0x003f0d40 |
| 151 | #endif |
| 152 | |
| 153 | #define CFG_CS2_BASE 0xf100 |
| 154 | #define CFG_CS2_MASK 0x00040000 |
| 155 | #define CFG_CS2_CTRL 0x003f1140 |
| 156 | |
| 157 | #define CFG_CS3_BASE 0xf200 |
| 158 | #define CFG_CS3_MASK 0x00040000 |
| 159 | #define CFG_CS3_CTRL 0x003f1100 |
| 160 | |
| 161 | |
| 162 | #define CFG_FLASH0_BASE (CFG_CS0_BASE << 16) |
| 163 | #define CFG_FLASH1_BASE (CFG_CS1_BASE << 16) |
| 164 | |
| 165 | #if defined (CFG_AMD_BOOT) |
| 166 | #define CFG_AMD_BASE CFG_FLASH0_BASE |
| 167 | #define CFG_INTEL_BASE CFG_FLASH1_BASE + 0xf00000 |
| 168 | #define CFG_FLASH_BASE CFG_AMD_BASE |
| 169 | #else |
| 170 | #define CFG_INTEL_BASE CFG_FLASH0_BASE + 0xf00000 |
| 171 | #define CFG_AMD_BASE CFG_FLASH1_BASE |
| 172 | #define CFG_FLASH_BASE CFG_INTEL_BASE |
| 173 | #endif |
| 174 | |
| 175 | #define CFG_CPLD_BASE (CFG_CS2_BASE << 16) |
| 176 | #define CFG_FPGA_BASE (CFG_CS3_BASE << 16) |
| 177 | |
| 178 | |
| 179 | #define CFG_MAX_FLASH_BANKS 4 /* max num of memory banks */ |
| 180 | #define CFG_MAX_FLASH_SECT 128 /* max num of sects on one chip */ |
| 181 | |
| 182 | #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */ |
| 183 | #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */ |
| 184 | #define CFG_FLASH_LOCK_TOUT 5 /* Timeout for Flash Set Lock Bit (in ms) */ |
| 185 | #define CFG_FLASH_UNLOCK_TOUT 10000 /* Timeout for Flash Clear Lock Bits (in ms) */ |
| 186 | #define CFG_FLASH_PROTECTION /* "Real" (hardware) sectors protection */ |
| 187 | |
| 188 | #define PHYS_AMD_SECT_SIZE 0x00010000 /* 64 KB sectors (x2) */ |
| 189 | #define PHYS_INTEL_SECT_SIZE 0x00020000 /* 128 KB sectors (x2) */ |
| 190 | |
| 191 | #define CFG_FLASH_CHECKSUM |
| 192 | /* |
| 193 | * Environment settings |
| 194 | */ |
| 195 | #define CFG_ENV_IS_IN_FLASH 1 |
| 196 | #if defined (CFG_AMD_BOOT) |
| 197 | #define CFG_ENV_ADDR (CFG_FLASH0_BASE + CFG_CS0_MASK - PHYS_AMD_SECT_SIZE) |
| 198 | #define CFG_ENV_SIZE PHYS_AMD_SECT_SIZE |
| 199 | #define CFG_ENV_SECT_SIZE PHYS_AMD_SECT_SIZE |
| 200 | #define CFG_ENV1_ADDR (CFG_FLASH1_BASE + CFG_CS1_MASK - PHYS_INTEL_SECT_SIZE) |
| 201 | #define CFG_ENV1_SIZE PHYS_INTEL_SECT_SIZE |
| 202 | #define CFG_ENV1_SECT_SIZE PHYS_INTEL_SECT_SIZE |
| 203 | #else |
| 204 | #define CFG_ENV_ADDR (CFG_FLASH0_BASE + CFG_CS0_MASK - PHYS_INTEL_SECT_SIZE) |
| 205 | #define CFG_ENV_SIZE PHYS_INTEL_SECT_SIZE |
| 206 | #define CFG_ENV_SECT_SIZE PHYS_INTEL_SECT_SIZE |
| 207 | #define CFG_ENV1_ADDR (CFG_FLASH1_BASE + CFG_CS1_MASK - PHYS_AMD_SECT_SIZE) |
| 208 | #define CFG_ENV1_SIZE PHYS_AMD_SECT_SIZE |
| 209 | #define CFG_ENV1_SECT_SIZE PHYS_AMD_SECT_SIZE |
| 210 | #endif |
| 211 | |
| 212 | #define CONFIG_ENV_OVERWRITE 1 |
| 213 | |
| 214 | #if defined CFG_ENV_IS_IN_FLASH |
| 215 | #undef CFG_ENV_IS_IN_NVRAM |
| 216 | #undef CFG_ENV_IS_IN_EEPROM |
| 217 | #elif defined CFG_ENV_IS_IN_NVRAM |
| 218 | #undef CFG_ENV_IS_IN_FLASH |
| 219 | #undef CFG_ENV_IS_IN_EEPROM |
| 220 | #elif defined CFG_ENV_IS_IN_EEPROM |
| 221 | #undef CFG_ENV_IS_IN_NVRAM |
| 222 | #undef CFG_ENV_IS_IN_FLASH |
| 223 | #endif |
| 224 | |
| 225 | #ifndef CFG_JFFS2_FIRST_SECTOR |
| 226 | #define CFG_JFFS2_FIRST_SECTOR 0 |
| 227 | #endif |
| 228 | #ifndef CFG_JFFS2_FIRST_BANK |
| 229 | #define CFG_JFFS2_FIRST_BANK 0 |
| 230 | #endif |
| 231 | #ifndef CFG_JFFS2_NUM_BANKS |
| 232 | #define CFG_JFFS2_NUM_BANKS 1 |
| 233 | #endif |
| 234 | #define CFG_JFFS2_LAST_BANK (CFG_JFFS2_FIRST_BANK + CFG_JFFS2_NUM_BANKS - 1) |
| 235 | |
| 236 | /* |
| 237 | * Memory map |
| 238 | */ |
| 239 | #define CFG_MBAR 0xF0000000 |
| 240 | #define CFG_SDRAM_BASE 0x00000000 |
| 241 | #define CFG_DEFAULT_MBAR 0x80000000 |
| 242 | #define CFG_SRAM_BASE (CFG_MBAR + 0x20000) |
| 243 | #define CFG_SRAM_SIZE 0x8000 |
| 244 | |
| 245 | /* Use SRAM until RAM will be available */ |
| 246 | #define CFG_INIT_RAM_ADDR (CFG_MBAR + 0x20000) |
| 247 | #define CFG_INIT_RAM_END 0x8000 /* End of used area in DPRAM */ |
| 248 | |
| 249 | #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */ |
| 250 | #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) |
| 251 | #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET |
| 252 | |
| 253 | #define CFG_MONITOR_BASE TEXT_BASE |
| 254 | #if (CFG_MONITOR_BASE < CFG_FLASH_BASE) |
| 255 | # define CFG_RAMBOOT 1 |
| 256 | #endif |
| 257 | |
| 258 | #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ |
| 259 | #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */ |
| 260 | #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
| 261 | |
wdenk | ccfe25d | 2005-04-05 21:57:18 +0000 | [diff] [blame^] | 262 | /* SDRAM configuration */ |
| 263 | #define CFG_SDRAM_TOTAL_BANKS 2 |
| 264 | #define CFG_SDRAM_SPD_I2C_ADDR 0x51 /* 7bit */ |
| 265 | #define CFG_SDRAM_SPD_SIZE 0x40 |
| 266 | #define CFG_SDRAM_CAS_LATENCY 4 /* (CL=2)x2 */ |
| 267 | |
wdenk | 337f565 | 2004-10-28 00:09:35 +0000 | [diff] [blame] | 268 | /* |
| 269 | * Ethernet configuration |
| 270 | */ |
| 271 | #define CONFIG_MPC8220_FEC 1 |
| 272 | #define CONFIG_FEC_10MBIT 1 /* Workaround for FEC 100Mbit problem */ |
| 273 | #define CONFIG_PHY_ADDR 0x18 |
| 274 | |
| 275 | |
| 276 | /* |
| 277 | * Miscellaneous configurable options |
| 278 | */ |
| 279 | #define CFG_LONGHELP /* undef to save memory */ |
| 280 | #define CFG_PROMPT "=> " /* Monitor Command Prompt */ |
| 281 | #if (CONFIG_COMMANDS & CFG_CMD_KGDB) |
| 282 | #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */ |
| 283 | #else |
| 284 | #define CFG_CBSIZE 256 /* Console I/O Buffer Size */ |
| 285 | #endif |
| 286 | #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ |
| 287 | #define CFG_MAXARGS 16 /* max number of command args */ |
| 288 | #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */ |
| 289 | |
| 290 | #define CFG_MEMTEST_START 0x00100000 /* memtest works on */ |
| 291 | #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */ |
| 292 | |
| 293 | #define CFG_LOAD_ADDR 0x100000 /* default load address */ |
| 294 | |
| 295 | #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */ |
| 296 | |
| 297 | /* |
| 298 | * Various low-level settings |
| 299 | */ |
| 300 | #define CFG_HID0_INIT HID0_ICE | HID0_ICFI |
| 301 | #define CFG_HID0_FINAL HID0_ICE |
| 302 | |
| 303 | #endif /* __CONFIG_H */ |