blob: d458e0bdf0909654cec8a0fe6682af30802214b4 [file] [log] [blame]
Cyril Chemparathy692a7af2010-06-07 14:13:32 -04001/*
2 * TNETV107X: Hardware information
3 *
Wolfgang Denkd79de1d2013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Cyril Chemparathy692a7af2010-06-07 14:13:32 -04005 */
6
7#ifndef __ASM_ARCH_HARDWARE_H
8#define __ASM_ARCH_HARDWARE_H
9
10#ifndef __ASSEMBLY__
11
Alexey Brodkin267d8e22014-02-26 17:47:58 +040012#include <linux/sizes.h>
Cyril Chemparathy692a7af2010-06-07 14:13:32 -040013
14#define ASYNC_EMIF_NUM_CS 4
15#define ASYNC_EMIF_MODE_NOR 0
16#define ASYNC_EMIF_MODE_NAND 1
17#define ASYNC_EMIF_MODE_ONENAND 2
18#define ASYNC_EMIF_PRESERVE -1
19
20struct async_emif_config {
21 unsigned mode;
22 unsigned select_strobe;
23 unsigned extend_wait;
24 unsigned wr_setup;
25 unsigned wr_strobe;
26 unsigned wr_hold;
27 unsigned rd_setup;
28 unsigned rd_strobe;
29 unsigned rd_hold;
30 unsigned turn_around;
31 enum {
32 ASYNC_EMIF_8 = 0,
33 ASYNC_EMIF_16 = 1,
34 ASYNC_EMIF_32 = 2,
35 } width;
36};
37
38void init_async_emif(int num_cs, struct async_emif_config *config);
39
40int wdt_start(unsigned long msecs);
41int wdt_stop(void);
42int wdt_kick(void);
43
44#endif
45
46/* Chip configuration unlock codes and registers */
47#define TNETV107X_KICK0 (TNETV107X_CHIP_CONFIG_SYS_BASE+0x38)
48#define TNETV107X_KICK1 (TNETV107X_CHIP_CONFIG_SYS_BASE+0x3c)
49#define TNETV107X_PINMUX(n) (TNETV107X_CHIP_CONFIG_SYS_BASE+0x150+(n)*4)
50#define TNETV107X_KICK0_MAGIC 0x83e70b13
51#define TNETV107X_KICK1_MAGIC 0x95a4f1e0
52
53/* Module base addresses */
54#define TNETV107X_TPCC_BASE 0x01C00000
55#define TNETV107X_TPTC0_BASE 0x01C10000
56#define TNETV107X_TPTC1_BASE 0x01C10400
57#define TNETV107X_INTC_BASE 0x03000000
58#define TNETV107X_LCD_CONTROLLER_BASE 0x08030000
59#define TNETV107X_INTD_BASE 0x08038000
60#define TNETV107X_INTD_IPC_BASE 0x08038000
61#define TNETV107X_INTD_FAST_BASE 0x08039000
62#define TNETV107X_INTD_ASYNC_BASE 0x0803A000
63#define TNETV107X_INTD_SLOW_BASE 0x0803B000
64#define TNETV107X_PKA_BASE 0x08040000
65#define TNETV107X_RNG_BASE 0x08044000
66#define TNETV107X_TIMER0_BASE 0x08086500
67#define TNETV107X_TIMER1_BASE 0x08086600
68#define TNETV107X_WDT0_ARM_BASE 0x08086700
69#define TNETV107X_WDT1_DSP_BASE 0x08086800
70#define TNETV107X_CHIP_CONFIG_SYS_BASE 0x08087000
71#define TNETV107X_GPIO_BASE 0x08088000
72#define TNETV107X_UART1_BASE 0x08088400
73#define TNETV107X_TOUCHSCREEN_BASE 0x08088500
74#define TNETV107X_SDIO0_BASE 0x08088700
75#define TNETV107X_SDIO1_BASE 0x08088800
76#define TNETV107X_MDIO_BASE 0x08088900
77#define TNETV107X_KEYPAD_BASE 0x08088A00
78#define TNETV107X_SSP_BASE 0x08088C00
79#define TNETV107X_CLOCK_CONTROL_BASE 0x0808A000
80#define TNETV107X_PSC_BASE 0x0808B000
81#define TNETV107X_TDM0_BASE 0x08100000
82#define TNETV107X_TDM1_BASE 0x08100100
83#define TNETV107X_MCDMA_BASE 0x08108000
84#define TNETV107X_UART0_DMA_BASE 0x08108200
85#define TNETV107X_USBSS_BASE 0x08120000
86#define TNETV107X_VLYNQ_CONTROL_BASE 0x0810D000
87#define TNETV107X_ASYNC_EMIF_CNTRL_BASE 0x08200000
88#define TNETV107X_VLYNQ_MEM_MAP_BASE 0x0C000000
89#define TNETV107X_IMCOP_BASE 0x01CC0000
90#define TNETV107X_MBX_LITE_BASE 0x07000000
91#define TNETV107X_ETHSS_BASE 0x0803C000
92#define TNETV107X_CPSW_BASE 0x0803C000
93#define TNETV107X_SPF_BASE 0x0803C800
94#define TNETV107X_IOPU_ETHSS_BASE 0x0803D000
95#define TNETV107X_VTP_CNTRL_0 0x0803D800
96#define TNETV107X_VTP_CNTRL_1 0x0803D900
97#define TNETV107X_UART2_DMA_BASE 0x08108400
98#define TNETV107X_INTERNAL_MEMORY 0x20000000
99#define TNETV107X_ASYNC_EMIF_DATA_CE0_BASE 0x30000000
100#define TNETV107X_ASYNC_EMIF_DATA_CE1_BASE 0x40000000
101#define TNETV107X_ASYNC_EMIF_DATA_CE2_BASE 0x44000000
102#define TNETV107X_ASYNC_EMIF_DATA_CE3_BASE 0x48000000
103#define TNETV107X_DDR_EMIF_DATA_BASE 0x80000000
104#define TNETV107X_DDR_EMIF_CONTROL_BASE 0x90000000
105
106/* LPSC module definitions */
107#define TNETV107X_LPSC_ARM 0
108#define TNETV107X_LPSC_GEM 1
109#define TNETV107X_LPSC_DDR2_PHY 2
110#define TNETV107X_LPSC_TPCC 3
111#define TNETV107X_LPSC_TPTC0 4
112#define TNETV107X_LPSC_TPTC1 5
113#define TNETV107X_LPSC_RAM 6
114#define TNETV107X_LPSC_MBX_LITE 7
115#define TNETV107X_LPSC_LCD 8
116#define TNETV107X_LPSC_ETHSS 9
117#define TNETV107X_LPSC_AEMIF 10
118#define TNETV107X_LPSC_CHIP_CFG 11
119#define TNETV107X_LPSC_TSC 12
120#define TNETV107X_LPSC_ROM 13
121#define TNETV107X_LPSC_UART2 14
122#define TNETV107X_LPSC_PKTSEC 15
123#define TNETV107X_LPSC_SECCTL 16
124#define TNETV107X_LPSC_KEYMGR 17
125#define TNETV107X_LPSC_KEYPAD 18
126#define TNETV107X_LPSC_GPIO 19
127#define TNETV107X_LPSC_MDIO 20
128#define TNETV107X_LPSC_SDIO0 21
129#define TNETV107X_LPSC_UART0 22
130#define TNETV107X_LPSC_UART1 23
131#define TNETV107X_LPSC_TIMER0 24
132#define TNETV107X_LPSC_TIMER1 25
133#define TNETV107X_LPSC_WDT_ARM 26
134#define TNETV107X_LPSC_WDT_DSP 27
135#define TNETV107X_LPSC_SSP 28
136#define TNETV107X_LPSC_TDM0 29
137#define TNETV107X_LPSC_VLYNQ 30
138#define TNETV107X_LPSC_MCDMA 31
139#define TNETV107X_LPSC_USB0 32
140#define TNETV107X_LPSC_TDM1 33
141#define TNETV107X_LPSC_DEBUGSS 34
142#define TNETV107X_LPSC_ETHSS_RGMII 35
143#define TNETV107X_LPSC_SYSTEM 36
144#define TNETV107X_LPSC_IMCOP 37
145#define TNETV107X_LPSC_SPARE 38
146#define TNETV107X_LPSC_SDIO1 39
147#define TNETV107X_LPSC_USB1 40
148#define TNETV107X_LPSC_USBSS 41
149#define TNETV107X_LPSC_DDR2_EMIF1_VRST 42
150#define TNETV107X_LPSC_DDR2_EMIF2_VCTL_RST 43
151#define TNETV107X_LPSC_MAX 44
152
153/* Interrupt controller */
154#define INTC_GLB_EN (TNETV107X_INTC_BASE + 0x10)
155#define INTC_HINT_EN (TNETV107X_INTC_BASE + 0x1500)
156#define INTC_EN_CLR0 (TNETV107X_INTC_BASE + 0x380)
157
Khoronzhuk, Ivan753a00a2014-06-07 04:22:52 +0300158#define DAVINCI_ASYNC_EMIF_CNTRL_BASE TNETV107X_ASYNC_EMIF_CNTRL_BASE
159
Cyril Chemparathy692a7af2010-06-07 14:13:32 -0400160#endif /* __ASM_ARCH_HARDWARE_H */