blob: 11b361af0445971429e3157f6dc7696d0ce72986 [file] [log] [blame]
wdenk5f495752004-02-26 23:46:20 +00001/*
2 * URB OHCI HCD (Host Controller Driver) for USB.
3 *
4 * (C) Copyright 1999 Roman Weissgaerber <weissg@vienna.at>
5 * (C) Copyright 2000-2001 David Brownell <dbrownell@users.sourceforge.net>
6 *
7 * usb-ohci.h
8 */
9
10
11static int cc_to_error[16] = {
12
13/* mapping of the OHCI CC status to error codes */
14 /* No Error */ 0,
15 /* CRC Error */ USB_ST_CRC_ERR,
16 /* Bit Stuff */ USB_ST_BIT_ERR,
17 /* Data Togg */ USB_ST_CRC_ERR,
18 /* Stall */ USB_ST_STALLED,
19 /* DevNotResp */ -1,
20 /* PIDCheck */ USB_ST_BIT_ERR,
21 /* UnExpPID */ USB_ST_BIT_ERR,
22 /* DataOver */ USB_ST_BUF_ERR,
23 /* DataUnder */ USB_ST_BUF_ERR,
24 /* reservd */ -1,
25 /* reservd */ -1,
26 /* BufferOver */ USB_ST_BUF_ERR,
27 /* BuffUnder */ USB_ST_BUF_ERR,
28 /* Not Access */ -1,
29 /* Not Access */ -1
30};
31
32/* ED States */
33
34#define ED_NEW 0x00
35#define ED_UNLINK 0x01
36#define ED_OPER 0x02
37#define ED_DEL 0x04
38#define ED_URB_DEL 0x08
39
40/* usb_ohci_ed */
41struct ed {
42 __u32 hwINFO;
43 __u32 hwTailP;
44 __u32 hwHeadP;
45 __u32 hwNextED;
46
47 struct ed *ed_prev;
48 __u8 int_period;
49 __u8 int_branch;
50 __u8 int_load;
51 __u8 int_interval;
52 __u8 state;
53 __u8 type;
54 __u16 last_iso;
55 struct ed *ed_rm_list;
56
57 struct usb_device *usb_dev;
58 __u32 unused[3];
59} __attribute((aligned(16)));
60typedef struct ed ed_t;
61
62
63/* TD info field */
64#define TD_CC 0xf0000000
65#define TD_CC_GET(td_p) ((td_p >>28) & 0x0f)
66#define TD_CC_SET(td_p, cc) (td_p) = ((td_p) & 0x0fffffff) | (((cc) & 0x0f) << 28)
67#define TD_EC 0x0C000000
68#define TD_T 0x03000000
69#define TD_T_DATA0 0x02000000
70#define TD_T_DATA1 0x03000000
71#define TD_T_TOGGLE 0x00000000
72#define TD_R 0x00040000
73#define TD_DI 0x00E00000
74#define TD_DI_SET(X) (((X) & 0x07)<< 21)
75#define TD_DP 0x00180000
76#define TD_DP_SETUP 0x00000000
77#define TD_DP_IN 0x00100000
78#define TD_DP_OUT 0x00080000
79
80#define TD_ISO 0x00010000
81#define TD_DEL 0x00020000
82
83/* CC Codes */
84#define TD_CC_NOERROR 0x00
85#define TD_CC_CRC 0x01
86#define TD_CC_BITSTUFFING 0x02
87#define TD_CC_DATATOGGLEM 0x03
88#define TD_CC_STALL 0x04
89#define TD_DEVNOTRESP 0x05
90#define TD_PIDCHECKFAIL 0x06
91#define TD_UNEXPECTEDPID 0x07
92#define TD_DATAOVERRUN 0x08
93#define TD_DATAUNDERRUN 0x09
94#define TD_BUFFEROVERRUN 0x0C
95#define TD_BUFFERUNDERRUN 0x0D
96#define TD_NOTACCESSED 0x0F
97
98
99#define MAXPSW 1
100
101struct td {
102 __u32 hwINFO;
103 __u32 hwCBP; /* Current Buffer Pointer */
104 __u32 hwNextTD; /* Next TD Pointer */
105 __u32 hwBE; /* Memory Buffer End Pointer */
106
107 __u16 hwPSW[MAXPSW];
108 __u8 unused;
109 __u8 index;
110 struct ed *ed;
111 struct td *next_dl_td;
112 struct usb_device *usb_dev;
113 int transfer_len;
114 __u32 data;
115
116 __u32 unused2[2];
117} __attribute((aligned(32)));
118typedef struct td td_t;
119
120#define OHCI_ED_SKIP (1 << 14)
121
122/*
123 * The HCCA (Host Controller Communications Area) is a 256 byte
124 * structure defined in the OHCI spec. that the host controller is
125 * told the base address of. It must be 256-byte aligned.
126 */
127
128#define NUM_INTS 32 /* part of the OHCI standard */
129struct ohci_hcca {
130 __u32 int_table[NUM_INTS]; /* Interrupt ED table */
131#if defined(CONFIG_MPC5200)
132 __u16 pad1; /* set to 0 on each frame_no change */
133 __u16 frame_no; /* current frame number */
134#else
135 __u16 frame_no; /* current frame number */
136 __u16 pad1; /* set to 0 on each frame_no change */
137#endif
138 __u32 done_head; /* info returned for an interrupt */
139 u8 reserved_for_hc[116];
140} __attribute((aligned(256)));
141
142
143/*
144 * Maximum number of root hub ports.
145 */
146#define MAX_ROOT_PORTS 15 /* maximum OHCI root hub ports */
147
148/*
149 * This is the structure of the OHCI controller's memory mapped I/O
150 * region. This is Memory Mapped I/O. You must use the readl() and
151 * writel() macros defined in asm/io.h to access these!!
152 */
153struct ohci_regs {
154 /* control and status registers */
155 __u32 revision;
156 __u32 control;
157 __u32 cmdstatus;
158 __u32 intrstatus;
159 __u32 intrenable;
160 __u32 intrdisable;
161 /* memory pointers */
162 __u32 hcca;
163 __u32 ed_periodcurrent;
164 __u32 ed_controlhead;
165 __u32 ed_controlcurrent;
166 __u32 ed_bulkhead;
167 __u32 ed_bulkcurrent;
168 __u32 donehead;
169 /* frame counters */
170 __u32 fminterval;
171 __u32 fmremaining;
172 __u32 fmnumber;
173 __u32 periodicstart;
174 __u32 lsthresh;
175 /* Root hub ports */
176 struct ohci_roothub_regs {
177 __u32 a;
178 __u32 b;
179 __u32 status;
180 __u32 portstatus[MAX_ROOT_PORTS];
181 } roothub;
182} __attribute((aligned(32)));
183
184
185/* OHCI CONTROL AND STATUS REGISTER MASKS */
186
187/*
188 * HcControl (control) register masks
189 */
190#define OHCI_CTRL_CBSR (3 << 0) /* control/bulk service ratio */
191#define OHCI_CTRL_PLE (1 << 2) /* periodic list enable */
192#define OHCI_CTRL_IE (1 << 3) /* isochronous enable */
193#define OHCI_CTRL_CLE (1 << 4) /* control list enable */
194#define OHCI_CTRL_BLE (1 << 5) /* bulk list enable */
195#define OHCI_CTRL_HCFS (3 << 6) /* host controller functional state */
196#define OHCI_CTRL_IR (1 << 8) /* interrupt routing */
197#define OHCI_CTRL_RWC (1 << 9) /* remote wakeup connected */
198#define OHCI_CTRL_RWE (1 << 10) /* remote wakeup enable */
199
200/* pre-shifted values for HCFS */
201# define OHCI_USB_RESET (0 << 6)
202# define OHCI_USB_RESUME (1 << 6)
203# define OHCI_USB_OPER (2 << 6)
204# define OHCI_USB_SUSPEND (3 << 6)
205
206/*
207 * HcCommandStatus (cmdstatus) register masks
208 */
209#define OHCI_HCR (1 << 0) /* host controller reset */
210#define OHCI_CLF (1 << 1) /* control list filled */
211#define OHCI_BLF (1 << 2) /* bulk list filled */
212#define OHCI_OCR (1 << 3) /* ownership change request */
213#define OHCI_SOC (3 << 16) /* scheduling overrun count */
214
215/*
216 * masks used with interrupt registers:
217 * HcInterruptStatus (intrstatus)
218 * HcInterruptEnable (intrenable)
219 * HcInterruptDisable (intrdisable)
220 */
221#define OHCI_INTR_SO (1 << 0) /* scheduling overrun */
222#define OHCI_INTR_WDH (1 << 1) /* writeback of done_head */
223#define OHCI_INTR_SF (1 << 2) /* start frame */
224#define OHCI_INTR_RD (1 << 3) /* resume detect */
225#define OHCI_INTR_UE (1 << 4) /* unrecoverable error */
226#define OHCI_INTR_FNO (1 << 5) /* frame number overflow */
227#define OHCI_INTR_RHSC (1 << 6) /* root hub status change */
228#define OHCI_INTR_OC (1 << 30) /* ownership change */
229#define OHCI_INTR_MIE (1 << 31) /* master interrupt enable */
230
231
232/* Virtual Root HUB */
233struct virt_root_hub {
234 int devnum; /* Address of Root Hub endpoint */
235 void *dev; /* was urb */
236 void *int_addr;
237 int send;
238 int interval;
239};
240
241/* USB HUB CONSTANTS (not OHCI-specific; see hub.h) */
242
243/* destination of request */
244#define RH_INTERFACE 0x01
245#define RH_ENDPOINT 0x02
246#define RH_OTHER 0x03
247
248#define RH_CLASS 0x20
249#define RH_VENDOR 0x40
250
251/* Requests: bRequest << 8 | bmRequestType */
252#define RH_GET_STATUS 0x0080
253#define RH_CLEAR_FEATURE 0x0100
254#define RH_SET_FEATURE 0x0300
255#define RH_SET_ADDRESS 0x0500
256#define RH_GET_DESCRIPTOR 0x0680
257#define RH_SET_DESCRIPTOR 0x0700
258#define RH_GET_CONFIGURATION 0x0880
259#define RH_SET_CONFIGURATION 0x0900
260#define RH_GET_STATE 0x0280
261#define RH_GET_INTERFACE 0x0A80
262#define RH_SET_INTERFACE 0x0B00
263#define RH_SYNC_FRAME 0x0C80
264/* Our Vendor Specific Request */
265#define RH_SET_EP 0x2000
266
267
268/* Hub port features */
269#define RH_PORT_CONNECTION 0x00
270#define RH_PORT_ENABLE 0x01
271#define RH_PORT_SUSPEND 0x02
272#define RH_PORT_OVER_CURRENT 0x03
273#define RH_PORT_RESET 0x04
274#define RH_PORT_POWER 0x08
275#define RH_PORT_LOW_SPEED 0x09
276
277#define RH_C_PORT_CONNECTION 0x10
278#define RH_C_PORT_ENABLE 0x11
279#define RH_C_PORT_SUSPEND 0x12
280#define RH_C_PORT_OVER_CURRENT 0x13
281#define RH_C_PORT_RESET 0x14
282
283/* Hub features */
284#define RH_C_HUB_LOCAL_POWER 0x00
285#define RH_C_HUB_OVER_CURRENT 0x01
286
287#define RH_DEVICE_REMOTE_WAKEUP 0x00
288#define RH_ENDPOINT_STALL 0x01
289
290#define RH_ACK 0x01
291#define RH_REQ_ERR -1
292#define RH_NACK 0x00
293
294
295/* OHCI ROOT HUB REGISTER MASKS */
296
297/* roothub.portstatus [i] bits */
298#define RH_PS_CCS 0x00000001 /* current connect status */
299#define RH_PS_PES 0x00000002 /* port enable status*/
300#define RH_PS_PSS 0x00000004 /* port suspend status */
301#define RH_PS_POCI 0x00000008 /* port over current indicator */
302#define RH_PS_PRS 0x00000010 /* port reset status */
303#define RH_PS_PPS 0x00000100 /* port power status */
304#define RH_PS_LSDA 0x00000200 /* low speed device attached */
305#define RH_PS_CSC 0x00010000 /* connect status change */
306#define RH_PS_PESC 0x00020000 /* port enable status change */
307#define RH_PS_PSSC 0x00040000 /* port suspend status change */
308#define RH_PS_OCIC 0x00080000 /* over current indicator change */
309#define RH_PS_PRSC 0x00100000 /* port reset status change */
310
311/* roothub.status bits */
312#define RH_HS_LPS 0x00000001 /* local power status */
313#define RH_HS_OCI 0x00000002 /* over current indicator */
314#define RH_HS_DRWE 0x00008000 /* device remote wakeup enable */
315#define RH_HS_LPSC 0x00010000 /* local power status change */
316#define RH_HS_OCIC 0x00020000 /* over current indicator change */
317#define RH_HS_CRWE 0x80000000 /* clear remote wakeup enable */
318
319/* roothub.b masks */
320#define RH_B_DR 0x0000ffff /* device removable flags */
321#define RH_B_PPCM 0xffff0000 /* port power control mask */
322
323/* roothub.a masks */
324#define RH_A_NDP (0xff << 0) /* number of downstream ports */
325#define RH_A_PSM (1 << 8) /* power switching mode */
326#define RH_A_NPS (1 << 9) /* no power switching */
327#define RH_A_DT (1 << 10) /* device type (mbz) */
328#define RH_A_OCPM (1 << 11) /* over current protection mode */
329#define RH_A_NOCP (1 << 12) /* no over current protection */
330#define RH_A_POTPGT (0xff << 24) /* power on to power good time */
331
332/* urb */
333#define N_URB_TD 48
334typedef struct
335{
336 ed_t *ed;
337 __u16 length; /* number of tds associated with this request */
338 __u16 td_cnt; /* number of tds already serviced */
339 int state;
340 unsigned long pipe;
341 int actual_length;
342 td_t *td[N_URB_TD]; /* list pointer to all corresponding TDs associated with this request */
343} urb_priv_t;
344#define URB_DEL 1
345
346/*
347 * This is the full ohci controller description
348 *
349 * Note how the "proper" USB information is just
350 * a subset of what the full implementation needs. (Linus)
351 */
352
353
354typedef struct ohci {
355 struct ohci_hcca *hcca; /* hcca */
356 /*dma_addr_t hcca_dma;*/
357
358 int irq;
359 int disabled; /* e.g. got a UE, we're hung */
360 int sleeping;
361 unsigned long flags; /* for HC bugs */
362
363 struct ohci_regs *regs; /* OHCI controller's memory */
364
365 ed_t *ed_rm_list[2]; /* lists of all endpoints to be removed */
366 ed_t *ed_bulktail; /* last endpoint of bulk list */
367 ed_t *ed_controltail; /* last endpoint of control list */
368 int intrstatus;
369 __u32 hc_control; /* copy of the hc control reg */
370 struct usb_device *dev[32];
371 struct virt_root_hub rh;
372
373 const char *slot_name;
374} ohci_t;
375
376#define NUM_EDS 8 /* num of preallocated endpoint descriptors */
377
378struct ohci_device {
379 ed_t ed[NUM_EDS];
380 int ed_cnt;
381};
382
383/* hcd */
384/* endpoint */
385static int ep_link(ohci_t * ohci, ed_t * ed);
386static int ep_unlink(ohci_t * ohci, ed_t * ed);
387static ed_t * ep_add_ed(struct usb_device * usb_dev, unsigned long pipe);
388
389/*-------------------------------------------------------------------------*/
390
391/* we need more TDs than EDs */
392#define NUM_TD 64
393
394/* +1 so we can align the storage */
395td_t gtd[NUM_TD+1];
396/* pointers to aligned storage */
397td_t *ptd;
398
399/* TDs ... */
400static inline struct td *
401td_alloc (struct usb_device *usb_dev)
402{
403 int i;
404 struct td *td;
405
406 td = NULL;
407 for (i = 0; i < NUM_TD; i++)
408 {
409 if (ptd[i].usb_dev == NULL)
410 {
411 td = &ptd[i];
412 td->usb_dev = usb_dev;
413 break;
414 }
415 }
416
417 return td;
418}
419
420static inline void
421ed_free (struct ed *ed)
422{
423 ed->usb_dev = NULL;
424}