Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 1 | /* |
Jerry Huang | ed41367 | 2011-01-06 23:42:19 -0600 | [diff] [blame] | 2 | * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 3 | * Andy Fleming |
| 4 | * |
| 5 | * Based vaguely on the pxa mmc code: |
| 6 | * (C) Copyright 2003 |
| 7 | * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net |
| 8 | * |
| 9 | * See file CREDITS for list of people who contributed to this |
| 10 | * project. |
| 11 | * |
| 12 | * This program is free software; you can redistribute it and/or |
| 13 | * modify it under the terms of the GNU General Public License as |
| 14 | * published by the Free Software Foundation; either version 2 of |
| 15 | * the License, or (at your option) any later version. |
| 16 | * |
| 17 | * This program is distributed in the hope that it will be useful, |
| 18 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 19 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 20 | * GNU General Public License for more details. |
| 21 | * |
| 22 | * You should have received a copy of the GNU General Public License |
| 23 | * along with this program; if not, write to the Free Software |
| 24 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 25 | * MA 02111-1307 USA |
| 26 | */ |
| 27 | |
| 28 | #include <config.h> |
| 29 | #include <common.h> |
| 30 | #include <command.h> |
Anton Vorontsov | f751a3c | 2009-06-10 00:25:29 +0400 | [diff] [blame] | 31 | #include <hwconfig.h> |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 32 | #include <mmc.h> |
| 33 | #include <part.h> |
| 34 | #include <malloc.h> |
| 35 | #include <mmc.h> |
| 36 | #include <fsl_esdhc.h> |
Anton Vorontsov | f751a3c | 2009-06-10 00:25:29 +0400 | [diff] [blame] | 37 | #include <fdt_support.h> |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 38 | #include <asm/io.h> |
| 39 | |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 40 | DECLARE_GLOBAL_DATA_PTR; |
| 41 | |
| 42 | struct fsl_esdhc { |
| 43 | uint dsaddr; |
| 44 | uint blkattr; |
| 45 | uint cmdarg; |
| 46 | uint xfertyp; |
| 47 | uint cmdrsp0; |
| 48 | uint cmdrsp1; |
| 49 | uint cmdrsp2; |
| 50 | uint cmdrsp3; |
| 51 | uint datport; |
| 52 | uint prsstat; |
| 53 | uint proctl; |
| 54 | uint sysctl; |
| 55 | uint irqstat; |
| 56 | uint irqstaten; |
| 57 | uint irqsigen; |
| 58 | uint autoc12err; |
| 59 | uint hostcapblt; |
| 60 | uint wml; |
| 61 | char reserved1[8]; |
| 62 | uint fevt; |
| 63 | char reserved2[168]; |
| 64 | uint hostver; |
| 65 | char reserved3[780]; |
| 66 | uint scr; |
| 67 | }; |
| 68 | |
| 69 | /* Return the XFERTYP flags for a given command and data packet */ |
| 70 | uint esdhc_xfertyp(struct mmc_cmd *cmd, struct mmc_data *data) |
| 71 | { |
| 72 | uint xfertyp = 0; |
| 73 | |
| 74 | if (data) { |
Dipen Dudhat | 5c72f35 | 2009-10-05 15:41:58 +0530 | [diff] [blame] | 75 | xfertyp |= XFERTYP_DPSEL; |
| 76 | #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO |
| 77 | xfertyp |= XFERTYP_DMAEN; |
| 78 | #endif |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 79 | if (data->blocks > 1) { |
| 80 | xfertyp |= XFERTYP_MSBSEL; |
| 81 | xfertyp |= XFERTYP_BCEN; |
Jerry Huang | ed41367 | 2011-01-06 23:42:19 -0600 | [diff] [blame] | 82 | #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111 |
| 83 | xfertyp |= XFERTYP_AC12EN; |
| 84 | #endif |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 85 | } |
| 86 | |
| 87 | if (data->flags & MMC_DATA_READ) |
| 88 | xfertyp |= XFERTYP_DTDSEL; |
| 89 | } |
| 90 | |
| 91 | if (cmd->resp_type & MMC_RSP_CRC) |
| 92 | xfertyp |= XFERTYP_CCCEN; |
| 93 | if (cmd->resp_type & MMC_RSP_OPCODE) |
| 94 | xfertyp |= XFERTYP_CICEN; |
| 95 | if (cmd->resp_type & MMC_RSP_136) |
| 96 | xfertyp |= XFERTYP_RSPTYP_136; |
| 97 | else if (cmd->resp_type & MMC_RSP_BUSY) |
| 98 | xfertyp |= XFERTYP_RSPTYP_48_BUSY; |
| 99 | else if (cmd->resp_type & MMC_RSP_PRESENT) |
| 100 | xfertyp |= XFERTYP_RSPTYP_48; |
| 101 | |
| 102 | return XFERTYP_CMD(cmd->cmdidx) | xfertyp; |
| 103 | } |
| 104 | |
Dipen Dudhat | 5c72f35 | 2009-10-05 15:41:58 +0530 | [diff] [blame] | 105 | #ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO |
| 106 | /* |
| 107 | * PIO Read/Write Mode reduce the performace as DMA is not used in this mode. |
| 108 | */ |
Wolfgang Denk | a40545c | 2010-05-09 23:52:59 +0200 | [diff] [blame] | 109 | static void |
Dipen Dudhat | 5c72f35 | 2009-10-05 15:41:58 +0530 | [diff] [blame] | 110 | esdhc_pio_read_write(struct mmc *mmc, struct mmc_data *data) |
| 111 | { |
| 112 | struct fsl_esdhc *regs = mmc->priv; |
| 113 | uint blocks; |
| 114 | char *buffer; |
| 115 | uint databuf; |
| 116 | uint size; |
| 117 | uint irqstat; |
| 118 | uint timeout; |
| 119 | |
| 120 | if (data->flags & MMC_DATA_READ) { |
| 121 | blocks = data->blocks; |
| 122 | buffer = data->dest; |
| 123 | while (blocks) { |
| 124 | timeout = PIO_TIMEOUT; |
| 125 | size = data->blocksize; |
| 126 | irqstat = esdhc_read32(®s->irqstat); |
| 127 | while (!(esdhc_read32(®s->prsstat) & PRSSTAT_BREN) |
| 128 | && --timeout); |
| 129 | if (timeout <= 0) { |
| 130 | printf("\nData Read Failed in PIO Mode."); |
Wolfgang Denk | a40545c | 2010-05-09 23:52:59 +0200 | [diff] [blame] | 131 | return; |
Dipen Dudhat | 5c72f35 | 2009-10-05 15:41:58 +0530 | [diff] [blame] | 132 | } |
| 133 | while (size && (!(irqstat & IRQSTAT_TC))) { |
| 134 | udelay(100); /* Wait before last byte transfer complete */ |
| 135 | irqstat = esdhc_read32(®s->irqstat); |
| 136 | databuf = in_le32(®s->datport); |
| 137 | *((uint *)buffer) = databuf; |
| 138 | buffer += 4; |
| 139 | size -= 4; |
| 140 | } |
| 141 | blocks--; |
| 142 | } |
| 143 | } else { |
| 144 | blocks = data->blocks; |
Wolfgang Denk | a40545c | 2010-05-09 23:52:59 +0200 | [diff] [blame] | 145 | buffer = (char *)data->src; |
Dipen Dudhat | 5c72f35 | 2009-10-05 15:41:58 +0530 | [diff] [blame] | 146 | while (blocks) { |
| 147 | timeout = PIO_TIMEOUT; |
| 148 | size = data->blocksize; |
| 149 | irqstat = esdhc_read32(®s->irqstat); |
| 150 | while (!(esdhc_read32(®s->prsstat) & PRSSTAT_BWEN) |
| 151 | && --timeout); |
| 152 | if (timeout <= 0) { |
| 153 | printf("\nData Write Failed in PIO Mode."); |
Wolfgang Denk | a40545c | 2010-05-09 23:52:59 +0200 | [diff] [blame] | 154 | return; |
Dipen Dudhat | 5c72f35 | 2009-10-05 15:41:58 +0530 | [diff] [blame] | 155 | } |
| 156 | while (size && (!(irqstat & IRQSTAT_TC))) { |
| 157 | udelay(100); /* Wait before last byte transfer complete */ |
| 158 | databuf = *((uint *)buffer); |
| 159 | buffer += 4; |
| 160 | size -= 4; |
| 161 | irqstat = esdhc_read32(®s->irqstat); |
| 162 | out_le32(®s->datport, databuf); |
| 163 | } |
| 164 | blocks--; |
| 165 | } |
| 166 | } |
| 167 | } |
| 168 | #endif |
| 169 | |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 170 | static int esdhc_setup_data(struct mmc *mmc, struct mmc_data *data) |
| 171 | { |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 172 | int timeout; |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 173 | struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv; |
| 174 | struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base; |
Wolfgang Denk | a40545c | 2010-05-09 23:52:59 +0200 | [diff] [blame] | 175 | #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO |
| 176 | uint wml_value; |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 177 | |
| 178 | wml_value = data->blocksize/4; |
| 179 | |
| 180 | if (data->flags & MMC_DATA_READ) { |
| 181 | if (wml_value > 0x10) |
| 182 | wml_value = 0x10; |
| 183 | |
Roy Zang | e5853af | 2010-02-09 18:23:33 +0800 | [diff] [blame] | 184 | esdhc_clrsetbits32(®s->wml, WML_RD_WML_MASK, wml_value); |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 185 | esdhc_write32(®s->dsaddr, (u32)data->dest); |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 186 | } else { |
| 187 | if (wml_value > 0x80) |
| 188 | wml_value = 0x80; |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 189 | if ((esdhc_read32(®s->prsstat) & PRSSTAT_WPSPL) == 0) { |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 190 | printf("\nThe SD card is locked. Can not write to a locked card.\n\n"); |
| 191 | return TIMEOUT; |
| 192 | } |
Roy Zang | e5853af | 2010-02-09 18:23:33 +0800 | [diff] [blame] | 193 | |
| 194 | esdhc_clrsetbits32(®s->wml, WML_WR_WML_MASK, |
| 195 | wml_value << 16); |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 196 | esdhc_write32(®s->dsaddr, (u32)data->src); |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 197 | } |
Wolfgang Denk | a40545c | 2010-05-09 23:52:59 +0200 | [diff] [blame] | 198 | #else /* CONFIG_SYS_FSL_ESDHC_USE_PIO */ |
| 199 | if (!(data->flags & MMC_DATA_READ)) { |
| 200 | if ((esdhc_read32(®s->prsstat) & PRSSTAT_WPSPL) == 0) { |
| 201 | printf("\nThe SD card is locked. " |
| 202 | "Can not write to a locked card.\n\n"); |
| 203 | return TIMEOUT; |
| 204 | } |
| 205 | esdhc_write32(®s->dsaddr, (u32)data->src); |
| 206 | } else |
| 207 | esdhc_write32(®s->dsaddr, (u32)data->dest); |
| 208 | #endif /* CONFIG_SYS_FSL_ESDHC_USE_PIO */ |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 209 | |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 210 | esdhc_write32(®s->blkattr, data->blocks << 16 | data->blocksize); |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 211 | |
| 212 | /* Calculate the timeout period for data transactions */ |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 213 | timeout = fls(mmc->tran_speed/10) - 1; |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 214 | timeout -= 13; |
| 215 | |
| 216 | if (timeout > 14) |
| 217 | timeout = 14; |
| 218 | |
| 219 | if (timeout < 0) |
| 220 | timeout = 0; |
| 221 | |
Kumar Gala | 9a878d5 | 2011-01-29 15:36:10 -0600 | [diff] [blame] | 222 | #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC_A001 |
| 223 | if ((timeout == 4) || (timeout == 8) || (timeout == 12)) |
| 224 | timeout++; |
| 225 | #endif |
| 226 | |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 227 | esdhc_clrsetbits32(®s->sysctl, SYSCTL_TIMEOUT_MASK, timeout << 16); |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 228 | |
| 229 | return 0; |
| 230 | } |
| 231 | |
| 232 | |
| 233 | /* |
| 234 | * Sends a command out on the bus. Takes the mmc pointer, |
| 235 | * a command pointer, and an optional data pointer. |
| 236 | */ |
| 237 | static int |
| 238 | esdhc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data) |
| 239 | { |
| 240 | uint xfertyp; |
| 241 | uint irqstat; |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 242 | struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv; |
| 243 | volatile struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base; |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 244 | |
Jerry Huang | ed41367 | 2011-01-06 23:42:19 -0600 | [diff] [blame] | 245 | #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111 |
| 246 | if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION) |
| 247 | return 0; |
| 248 | #endif |
| 249 | |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 250 | esdhc_write32(®s->irqstat, -1); |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 251 | |
| 252 | sync(); |
| 253 | |
| 254 | /* Wait for the bus to be idle */ |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 255 | while ((esdhc_read32(®s->prsstat) & PRSSTAT_CICHB) || |
| 256 | (esdhc_read32(®s->prsstat) & PRSSTAT_CIDHB)) |
| 257 | ; |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 258 | |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 259 | while (esdhc_read32(®s->prsstat) & PRSSTAT_DLA) |
| 260 | ; |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 261 | |
| 262 | /* Wait at least 8 SD clock cycles before the next command */ |
| 263 | /* |
| 264 | * Note: This is way more than 8 cycles, but 1ms seems to |
| 265 | * resolve timing issues with some cards |
| 266 | */ |
| 267 | udelay(1000); |
| 268 | |
| 269 | /* Set up for a data transfer if we have one */ |
| 270 | if (data) { |
| 271 | int err; |
| 272 | |
| 273 | err = esdhc_setup_data(mmc, data); |
| 274 | if(err) |
| 275 | return err; |
| 276 | } |
| 277 | |
| 278 | /* Figure out the transfer arguments */ |
| 279 | xfertyp = esdhc_xfertyp(cmd, data); |
| 280 | |
| 281 | /* Send the command */ |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 282 | esdhc_write32(®s->cmdarg, cmd->cmdarg); |
| 283 | esdhc_write32(®s->xfertyp, xfertyp); |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 284 | |
| 285 | /* Wait for the command to complete */ |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 286 | while (!(esdhc_read32(®s->irqstat) & IRQSTAT_CC)) |
| 287 | ; |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 288 | |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 289 | irqstat = esdhc_read32(®s->irqstat); |
| 290 | esdhc_write32(®s->irqstat, irqstat); |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 291 | |
| 292 | if (irqstat & CMD_ERR) |
| 293 | return COMM_ERR; |
| 294 | |
| 295 | if (irqstat & IRQSTAT_CTOE) |
| 296 | return TIMEOUT; |
| 297 | |
| 298 | /* Copy the response to the response buffer */ |
| 299 | if (cmd->resp_type & MMC_RSP_136) { |
| 300 | u32 cmdrsp3, cmdrsp2, cmdrsp1, cmdrsp0; |
| 301 | |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 302 | cmdrsp3 = esdhc_read32(®s->cmdrsp3); |
| 303 | cmdrsp2 = esdhc_read32(®s->cmdrsp2); |
| 304 | cmdrsp1 = esdhc_read32(®s->cmdrsp1); |
| 305 | cmdrsp0 = esdhc_read32(®s->cmdrsp0); |
Rabin Vincent | b6eed94 | 2009-04-05 13:30:56 +0530 | [diff] [blame] | 306 | cmd->response[0] = (cmdrsp3 << 8) | (cmdrsp2 >> 24); |
| 307 | cmd->response[1] = (cmdrsp2 << 8) | (cmdrsp1 >> 24); |
| 308 | cmd->response[2] = (cmdrsp1 << 8) | (cmdrsp0 >> 24); |
| 309 | cmd->response[3] = (cmdrsp0 << 8); |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 310 | } else |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 311 | cmd->response[0] = esdhc_read32(®s->cmdrsp0); |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 312 | |
| 313 | /* Wait until all of the blocks are transferred */ |
| 314 | if (data) { |
Dipen Dudhat | 5c72f35 | 2009-10-05 15:41:58 +0530 | [diff] [blame] | 315 | #ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO |
| 316 | esdhc_pio_read_write(mmc, data); |
| 317 | #else |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 318 | do { |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 319 | irqstat = esdhc_read32(®s->irqstat); |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 320 | |
| 321 | if (irqstat & DATA_ERR) |
| 322 | return COMM_ERR; |
| 323 | |
| 324 | if (irqstat & IRQSTAT_DTOE) |
| 325 | return TIMEOUT; |
| 326 | } while (!(irqstat & IRQSTAT_TC) && |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 327 | (esdhc_read32(®s->prsstat) & PRSSTAT_DLA)); |
Dipen Dudhat | 5c72f35 | 2009-10-05 15:41:58 +0530 | [diff] [blame] | 328 | #endif |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 329 | } |
| 330 | |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 331 | esdhc_write32(®s->irqstat, -1); |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 332 | |
| 333 | return 0; |
| 334 | } |
| 335 | |
| 336 | void set_sysctl(struct mmc *mmc, uint clock) |
| 337 | { |
| 338 | int sdhc_clk = gd->sdhc_clk; |
| 339 | int div, pre_div; |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 340 | struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv; |
| 341 | volatile struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base; |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 342 | uint clk; |
| 343 | |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 344 | if (clock < mmc->f_min) |
| 345 | clock = mmc->f_min; |
| 346 | |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 347 | if (sdhc_clk / 16 > clock) { |
| 348 | for (pre_div = 2; pre_div < 256; pre_div *= 2) |
| 349 | if ((sdhc_clk / pre_div) <= (clock * 16)) |
| 350 | break; |
| 351 | } else |
| 352 | pre_div = 2; |
| 353 | |
| 354 | for (div = 1; div <= 16; div++) |
| 355 | if ((sdhc_clk / (div * pre_div)) <= clock) |
| 356 | break; |
| 357 | |
| 358 | pre_div >>= 1; |
| 359 | div -= 1; |
| 360 | |
| 361 | clk = (pre_div << 8) | (div << 4); |
| 362 | |
Kumar Gala | 09876a3 | 2010-03-18 15:51:05 -0500 | [diff] [blame] | 363 | esdhc_clrbits32(®s->sysctl, SYSCTL_CKEN); |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 364 | |
| 365 | esdhc_clrsetbits32(®s->sysctl, SYSCTL_CLOCK_MASK, clk); |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 366 | |
| 367 | udelay(10000); |
| 368 | |
Kumar Gala | 09876a3 | 2010-03-18 15:51:05 -0500 | [diff] [blame] | 369 | clk = SYSCTL_PEREN | SYSCTL_CKEN; |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 370 | |
| 371 | esdhc_setbits32(®s->sysctl, clk); |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 372 | } |
| 373 | |
| 374 | static void esdhc_set_ios(struct mmc *mmc) |
| 375 | { |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 376 | struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv; |
| 377 | struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base; |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 378 | |
| 379 | /* Set the clock speed */ |
| 380 | set_sysctl(mmc, mmc->clock); |
| 381 | |
| 382 | /* Set the bus width */ |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 383 | esdhc_clrbits32(®s->proctl, PROCTL_DTW_4 | PROCTL_DTW_8); |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 384 | |
| 385 | if (mmc->bus_width == 4) |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 386 | esdhc_setbits32(®s->proctl, PROCTL_DTW_4); |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 387 | else if (mmc->bus_width == 8) |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 388 | esdhc_setbits32(®s->proctl, PROCTL_DTW_8); |
| 389 | |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 390 | } |
| 391 | |
| 392 | static int esdhc_init(struct mmc *mmc) |
| 393 | { |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 394 | struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv; |
| 395 | struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base; |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 396 | int timeout = 1000; |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 397 | int ret = 0; |
| 398 | u8 card_absent; |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 399 | |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 400 | /* Reset the entire host controller */ |
| 401 | esdhc_write32(®s->sysctl, SYSCTL_RSTA); |
| 402 | |
| 403 | /* Wait until the controller is available */ |
| 404 | while ((esdhc_read32(®s->sysctl) & SYSCTL_RSTA) && --timeout) |
| 405 | udelay(1000); |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 406 | |
P.V.Suresh | 7b1868b | 2010-12-04 10:37:23 +0530 | [diff] [blame] | 407 | /* Enable cache snooping */ |
| 408 | if (cfg && !cfg->no_snoop) |
| 409 | esdhc_write32(®s->scr, 0x00000040); |
| 410 | |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 411 | esdhc_write32(®s->sysctl, SYSCTL_HCKEN | SYSCTL_IPGEN); |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 412 | |
| 413 | /* Set the initial clock speed */ |
Jerry Huang | 0caea1a | 2010-11-25 17:06:07 +0000 | [diff] [blame] | 414 | mmc_set_clock(mmc, 400000); |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 415 | |
| 416 | /* Disable the BRR and BWR bits in IRQSTAT */ |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 417 | esdhc_clrbits32(®s->irqstaten, IRQSTATEN_BRR | IRQSTATEN_BWR); |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 418 | |
| 419 | /* Put the PROCTL reg back to the default */ |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 420 | esdhc_write32(®s->proctl, PROCTL_INIT); |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 421 | |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 422 | /* Set timout to the maximum value */ |
| 423 | esdhc_clrsetbits32(®s->sysctl, SYSCTL_TIMEOUT_MASK, 14 << 16); |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 424 | |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 425 | /* Check if there is a callback for detecting the card */ |
| 426 | if (board_mmc_getcd(&card_absent, mmc)) { |
| 427 | timeout = 1000; |
| 428 | while (!(esdhc_read32(®s->prsstat) & PRSSTAT_CINS) && |
| 429 | --timeout) |
| 430 | udelay(1000); |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 431 | |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 432 | if (timeout <= 0) |
| 433 | ret = NO_CARD_ERR; |
| 434 | } else { |
| 435 | if (card_absent) |
| 436 | ret = NO_CARD_ERR; |
| 437 | } |
| 438 | |
| 439 | return ret; |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 440 | } |
| 441 | |
Jerry Huang | b7ef756 | 2010-03-18 15:57:06 -0500 | [diff] [blame] | 442 | static void esdhc_reset(struct fsl_esdhc *regs) |
| 443 | { |
| 444 | unsigned long timeout = 100; /* wait max 100 ms */ |
| 445 | |
| 446 | /* reset the controller */ |
| 447 | esdhc_write32(®s->sysctl, SYSCTL_RSTA); |
| 448 | |
| 449 | /* hardware clears the bit when it is done */ |
| 450 | while ((esdhc_read32(®s->sysctl) & SYSCTL_RSTA) && --timeout) |
| 451 | udelay(1000); |
| 452 | if (!timeout) |
| 453 | printf("MMC/SD: Reset never completed.\n"); |
| 454 | } |
| 455 | |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 456 | int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg) |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 457 | { |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 458 | struct fsl_esdhc *regs; |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 459 | struct mmc *mmc; |
Li Yang | d4933f2 | 2010-11-25 17:06:09 +0000 | [diff] [blame] | 460 | u32 caps, voltage_caps; |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 461 | |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 462 | if (!cfg) |
| 463 | return -1; |
| 464 | |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 465 | mmc = malloc(sizeof(struct mmc)); |
| 466 | |
| 467 | sprintf(mmc->name, "FSL_ESDHC"); |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 468 | regs = (struct fsl_esdhc *)cfg->esdhc_base; |
| 469 | |
Jerry Huang | b7ef756 | 2010-03-18 15:57:06 -0500 | [diff] [blame] | 470 | /* First reset the eSDHC controller */ |
| 471 | esdhc_reset(regs); |
| 472 | |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 473 | mmc->priv = cfg; |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 474 | mmc->send_cmd = esdhc_send_cmd; |
| 475 | mmc->set_ios = esdhc_set_ios; |
| 476 | mmc->init = esdhc_init; |
| 477 | |
Li Yang | d4933f2 | 2010-11-25 17:06:09 +0000 | [diff] [blame] | 478 | voltage_caps = 0; |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 479 | caps = regs->hostcapblt; |
Roy Zang | 3935661 | 2011-01-07 00:06:47 -0600 | [diff] [blame] | 480 | |
| 481 | #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC135 |
| 482 | caps = caps & ~(ESDHC_HOSTCAPBLT_SRS | |
| 483 | ESDHC_HOSTCAPBLT_VS18 | ESDHC_HOSTCAPBLT_VS30); |
| 484 | #endif |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 485 | if (caps & ESDHC_HOSTCAPBLT_VS18) |
Li Yang | d4933f2 | 2010-11-25 17:06:09 +0000 | [diff] [blame] | 486 | voltage_caps |= MMC_VDD_165_195; |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 487 | if (caps & ESDHC_HOSTCAPBLT_VS30) |
Li Yang | d4933f2 | 2010-11-25 17:06:09 +0000 | [diff] [blame] | 488 | voltage_caps |= MMC_VDD_29_30 | MMC_VDD_30_31; |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 489 | if (caps & ESDHC_HOSTCAPBLT_VS33) |
Li Yang | d4933f2 | 2010-11-25 17:06:09 +0000 | [diff] [blame] | 490 | voltage_caps |= MMC_VDD_32_33 | MMC_VDD_33_34; |
| 491 | |
| 492 | #ifdef CONFIG_SYS_SD_VOLTAGE |
| 493 | mmc->voltages = CONFIG_SYS_SD_VOLTAGE; |
| 494 | #else |
| 495 | mmc->voltages = MMC_VDD_32_33 | MMC_VDD_33_34; |
| 496 | #endif |
| 497 | if ((mmc->voltages & voltage_caps) == 0) { |
| 498 | printf("voltage not supported by controller\n"); |
| 499 | return -1; |
| 500 | } |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 501 | |
| 502 | mmc->host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT; |
| 503 | |
| 504 | if (caps & ESDHC_HOSTCAPBLT_HSS) |
| 505 | mmc->host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS; |
| 506 | |
| 507 | mmc->f_min = 400000; |
Jerry Huang | 9a95095 | 2010-11-25 17:06:10 +0000 | [diff] [blame] | 508 | mmc->f_max = MIN(gd->sdhc_clk, 52000000); |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 509 | |
| 510 | mmc_register(mmc); |
| 511 | |
| 512 | return 0; |
| 513 | } |
| 514 | |
| 515 | int fsl_esdhc_mmc_init(bd_t *bis) |
| 516 | { |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 517 | struct fsl_esdhc_cfg *cfg; |
| 518 | |
| 519 | cfg = malloc(sizeof(struct fsl_esdhc_cfg)); |
| 520 | memset(cfg, 0, sizeof(struct fsl_esdhc_cfg)); |
| 521 | cfg->esdhc_base = CONFIG_SYS_FSL_ESDHC_ADDR; |
| 522 | return fsl_esdhc_initialize(bis, cfg); |
Andy Fleming | e52ffb8 | 2008-10-30 16:47:16 -0500 | [diff] [blame] | 523 | } |
Anton Vorontsov | f751a3c | 2009-06-10 00:25:29 +0400 | [diff] [blame] | 524 | |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 525 | #ifdef CONFIG_OF_LIBFDT |
Anton Vorontsov | f751a3c | 2009-06-10 00:25:29 +0400 | [diff] [blame] | 526 | void fdt_fixup_esdhc(void *blob, bd_t *bd) |
| 527 | { |
| 528 | const char *compat = "fsl,esdhc"; |
Anton Vorontsov | f751a3c | 2009-06-10 00:25:29 +0400 | [diff] [blame] | 529 | |
Chenhui Zhao | 025eab0 | 2011-01-04 17:23:05 +0800 | [diff] [blame] | 530 | #ifdef CONFIG_FSL_ESDHC_PIN_MUX |
Anton Vorontsov | f751a3c | 2009-06-10 00:25:29 +0400 | [diff] [blame] | 531 | if (!hwconfig("esdhc")) { |
Chenhui Zhao | 025eab0 | 2011-01-04 17:23:05 +0800 | [diff] [blame] | 532 | do_fixup_by_compat(blob, compat, "status", "disabled", |
| 533 | 8 + 1, 1); |
| 534 | return; |
Anton Vorontsov | f751a3c | 2009-06-10 00:25:29 +0400 | [diff] [blame] | 535 | } |
Chenhui Zhao | 025eab0 | 2011-01-04 17:23:05 +0800 | [diff] [blame] | 536 | #endif |
Anton Vorontsov | f751a3c | 2009-06-10 00:25:29 +0400 | [diff] [blame] | 537 | |
| 538 | do_fixup_by_compat_u32(blob, compat, "clock-frequency", |
| 539 | gd->sdhc_clk, 1); |
Chenhui Zhao | 025eab0 | 2011-01-04 17:23:05 +0800 | [diff] [blame] | 540 | |
| 541 | do_fixup_by_compat(blob, compat, "status", "okay", |
| 542 | 4 + 1, 1); |
Anton Vorontsov | f751a3c | 2009-06-10 00:25:29 +0400 | [diff] [blame] | 543 | } |
Stefano Babic | ff7a5ca | 2010-02-05 15:11:27 +0100 | [diff] [blame] | 544 | #endif |