blob: 28c61cabfc2ba2aa22c8b4f2aab1842e8e51d1c5 [file] [log] [blame]
Kim Phillipsb22fc902007-07-25 19:25:33 -05001/*
2 * Copyright (C) 2007 Freescale Semiconductor, Inc.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License version 2 as published
6 * by the Free Software Foundation.
7 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
Kim Phillipsb22fc902007-07-25 19:25:33 -050012/*
13 * High Level Configuration Options
14 */
15#define CONFIG_E300 1 /* E300 family */
16#define CONFIG_QE 1 /* Has QE */
Peter Tyser62e73982009-05-22 17:23:24 -050017#define CONFIG_MPC83xx 1 /* MPC83xx family */
Peter Tyser72f2d392009-05-22 17:23:25 -050018#define CONFIG_MPC832x 1 /* MPC832x CPU specific */
Kim Phillipsb22fc902007-07-25 19:25:33 -050019
Wolfgang Denk291ba1b2010-10-06 09:05:45 +020020#define CONFIG_SYS_TEXT_BASE 0xFE000000
21
Kim Phillipsb22fc902007-07-25 19:25:33 -050022#define CONFIG_PCI 1
Kim Phillipsb22fc902007-07-25 19:25:33 -050023
24/*
25 * System Clock Setup
26 */
27#define CONFIG_83XX_CLKIN 66666667 /* in Hz */
28
29#ifndef CONFIG_SYS_CLK_FREQ
30#define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
31#endif
32
33/*
34 * Hardware Reset Configuration Word
35 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020036#define CONFIG_SYS_HRCW_LOW (\
Kim Phillipsb22fc902007-07-25 19:25:33 -050037 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
38 HRCWL_DDR_TO_SCB_CLK_2X1 |\
39 HRCWL_VCO_1X2 |\
40 HRCWL_CSB_TO_CLKIN_2X1 |\
41 HRCWL_CORE_TO_CSB_2_5X1 |\
42 HRCWL_CE_PLL_VCO_DIV_2 |\
43 HRCWL_CE_PLL_DIV_1X1 |\
44 HRCWL_CE_TO_PLL_1X3)
45
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020046#define CONFIG_SYS_HRCW_HIGH (\
Kim Phillipsb22fc902007-07-25 19:25:33 -050047 HRCWH_PCI_HOST |\
48 HRCWH_PCI1_ARBITER_ENABLE |\
49 HRCWH_CORE_ENABLE |\
50 HRCWH_FROM_0X00000100 |\
51 HRCWH_BOOTSEQ_DISABLE |\
52 HRCWH_SW_WATCHDOG_DISABLE |\
53 HRCWH_ROM_LOC_LOCAL_16BIT |\
54 HRCWH_BIG_ENDIAN |\
55 HRCWH_LALE_NORMAL)
56
57/*
58 * System IO Config
59 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020060#define CONFIG_SYS_SICRL 0x00000000
Kim Phillipsb22fc902007-07-25 19:25:33 -050061
Kim Phillipsb22fc902007-07-25 19:25:33 -050062/*
63 * IMMR new address
64 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020065#define CONFIG_SYS_IMMR 0xE0000000
Kim Phillipsb22fc902007-07-25 19:25:33 -050066
67/*
Michael Barkowski06e2e192008-03-20 13:15:34 -040068 * System performance
69 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020070#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
Joe Hershbergerb228f332011-10-11 23:57:12 -050071#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
72/* (0-1) Optimize transactions between CSB and the SEC and QUICC Engine block */
73#define CONFIG_SYS_SPCR_OPT 1
Michael Barkowski06e2e192008-03-20 13:15:34 -040074
75/*
Kim Phillipsb22fc902007-07-25 19:25:33 -050076 * DDR Setup
77 */
Joe Hershbergerb228f332011-10-11 23:57:12 -050078#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
79#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +020080#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
Kim Phillipsb22fc902007-07-25 19:25:33 -050081
82#undef CONFIG_SPD_EEPROM
83#if defined(CONFIG_SPD_EEPROM)
84/* Determine DDR configuration from I2C interface
85 */
86#define SPD_EEPROM_ADDRESS 0x51 /* DDR SODIMM */
87#else
88/* Manually set up DDR parameters
89 */
Joe Hershbergerb228f332011-10-11 23:57:12 -050090#define CONFIG_SYS_DDR_SIZE 64 /* MB */
91#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
Joe Hershbergerb228f332011-10-11 23:57:12 -050092 | CSCONFIG_ROW_BIT_13 \
93 | CSCONFIG_COL_BIT_9)
Michael Barkowski06e2e192008-03-20 13:15:34 -040094 /* 0x80010101 */
Joe Hershbergerb228f332011-10-11 23:57:12 -050095#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
96 | (0 << TIMING_CFG0_WRT_SHIFT) \
97 | (0 << TIMING_CFG0_RRT_SHIFT) \
98 | (0 << TIMING_CFG0_WWT_SHIFT) \
99 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
100 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
101 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
102 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
Michael Barkowski33e32c42008-03-20 13:15:28 -0400103 /* 0x00220802 */
Joe Hershbergerb228f332011-10-11 23:57:12 -0500104#define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
105 | (6 << TIMING_CFG1_ACTTOPRE_SHIFT) \
106 | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
107 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
108 | (3 << TIMING_CFG1_REFREC_SHIFT) \
109 | (2 << TIMING_CFG1_WRREC_SHIFT) \
110 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
111 | (2 << TIMING_CFG1_WRTORD_SHIFT))
Michael Barkowski06e2e192008-03-20 13:15:34 -0400112 /* 0x26253222 */
Joe Hershbergerb228f332011-10-11 23:57:12 -0500113#define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
114 | (31 << TIMING_CFG2_CPO_SHIFT) \
115 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
116 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
117 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
118 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
119 | (7 << TIMING_CFG2_FOUR_ACT_SHIFT))
Michael Barkowski06e2e192008-03-20 13:15:34 -0400120 /* 0x1f9048c7 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200121#define CONFIG_SYS_DDR_TIMING_3 0x00000000
122#define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
Michael Barkowski33e32c42008-03-20 13:15:28 -0400123 /* 0x02000000 */
Joe Hershbergerb228f332011-10-11 23:57:12 -0500124#define CONFIG_SYS_DDR_MODE ((0x4448 << SDRAM_MODE_ESD_SHIFT) \
125 | (0x0232 << SDRAM_MODE_SD_SHIFT))
Michael Barkowski06e2e192008-03-20 13:15:34 -0400126 /* 0x44480232 */
Joe Hershbergerb228f332011-10-11 23:57:12 -0500127#define CONFIG_SYS_DDR_MODE2 0x8000c000
128#define CONFIG_SYS_DDR_INTERVAL ((800 << SDRAM_INTERVAL_REFINT_SHIFT) \
129 | (100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
Michael Barkowski33e32c42008-03-20 13:15:28 -0400130 /* 0x03200064 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200131#define CONFIG_SYS_DDR_CS0_BNDS 0x00000003
Joe Hershbergerb228f332011-10-11 23:57:12 -0500132#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
Michael Barkowski33e32c42008-03-20 13:15:28 -0400133 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
Joe Hershbergerb228f332011-10-11 23:57:12 -0500134 | SDRAM_CFG_32_BE)
Michael Barkowski33e32c42008-03-20 13:15:28 -0400135 /* 0x43080000 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200136#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
Kim Phillipsb22fc902007-07-25 19:25:33 -0500137#endif
138
139/*
140 * Memory test
141 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200142#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
143#define CONFIG_SYS_MEMTEST_START 0x00030000 /* memtest region */
144#define CONFIG_SYS_MEMTEST_END 0x03f00000
Kim Phillipsb22fc902007-07-25 19:25:33 -0500145
146/*
147 * The reserved memory
148 */
Wolfgang Denk0708bc62010-10-07 21:51:12 +0200149#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Kim Phillipsb22fc902007-07-25 19:25:33 -0500150
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200151#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
152#define CONFIG_SYS_RAMBOOT
Kim Phillipsb22fc902007-07-25 19:25:33 -0500153#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200154#undef CONFIG_SYS_RAMBOOT
Kim Phillipsb22fc902007-07-25 19:25:33 -0500155#endif
156
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200157/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
Joe Hershbergerb228f332011-10-11 23:57:12 -0500158#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
159#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
Kim Phillipsb22fc902007-07-25 19:25:33 -0500160
161/*
162 * Initial RAM Base Address Setup
163 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200164#define CONFIG_SYS_INIT_RAM_LOCK 1
Joe Hershbergerb228f332011-10-11 23:57:12 -0500165#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
166#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
167#define CONFIG_SYS_GBL_DATA_OFFSET \
168 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Kim Phillipsb22fc902007-07-25 19:25:33 -0500169
170/*
171 * Local Bus Configuration & Clock Setup
172 */
Kim Phillips328040a2009-09-25 18:19:44 -0500173#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
174#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200175#define CONFIG_SYS_LBC_LBCR 0x00000000
Kim Phillipsb22fc902007-07-25 19:25:33 -0500176
177/*
178 * FLASH on the Local Bus
179 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200180#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
Jean-Christophe PLAGNIOL-VILLARD8d94c232008-08-13 01:40:42 +0200181#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Joe Hershbergerb228f332011-10-11 23:57:12 -0500182#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200183#define CONFIG_SYS_FLASH_SIZE 16 /* FLASH size is 16M */
Joe Hershbergerb228f332011-10-11 23:57:12 -0500184#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
Kim Phillipsb22fc902007-07-25 19:25:33 -0500185
Joe Hershbergerb228f332011-10-11 23:57:12 -0500186 /* Window base at flash base */
187#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200188#define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000018 /* 32MB window size */
Kim Phillipsb22fc902007-07-25 19:25:33 -0500189
Joe Hershbergerb228f332011-10-11 23:57:12 -0500190#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
191 | (2 << BR_PS_SHIFT) /* 16 bit port */ \
192 | BR_V) /* valid */
193#define CONFIG_SYS_OR0_PRELIM 0xfe006ff7 /* 16MB Flash size */
Kim Phillipsb22fc902007-07-25 19:25:33 -0500194
Joe Hershbergerb228f332011-10-11 23:57:12 -0500195#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
196#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
Kim Phillipsb22fc902007-07-25 19:25:33 -0500197
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200198#undef CONFIG_SYS_FLASH_CHECKSUM
Kim Phillipsb22fc902007-07-25 19:25:33 -0500199
200/*
201 * SDRAM on the Local Bus
202 */
Joe Hershbergerb228f332011-10-11 23:57:12 -0500203#undef CONFIG_SYS_LB_SDRAM /* The board has not SRDAM on local bus */
Kim Phillipsb22fc902007-07-25 19:25:33 -0500204
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200205#ifdef CONFIG_SYS_LB_SDRAM
Joe Hershbergerb228f332011-10-11 23:57:12 -0500206#define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* SDRAM base addr */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200207#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Kim Phillipsb22fc902007-07-25 19:25:33 -0500208
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200209#define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_LBC_SDRAM_BASE
210#define CONFIG_SYS_LBLAWAR2_PRELIM 0x80000019 /* 64MB */
Kim Phillipsb22fc902007-07-25 19:25:33 -0500211
212/*local bus BR2, OR2 definition for SDRAM if soldered on the EPB board */
213/*
214 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200215 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
Kim Phillipsb22fc902007-07-25 19:25:33 -0500216 *
217 * For BR2, need:
218 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
219 * port size = 32-bits = BR2[19:20] = 11
220 * no parity checking = BR2[21:22] = 00
221 * SDRAM for MSEL = BR2[24:26] = 011
222 * Valid = BR[31] = 1
223 *
224 * 0 4 8 12 16 20 24 28
225 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
226 *
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200227 * CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
Kim Phillipsb22fc902007-07-25 19:25:33 -0500228 * the top 17 bits of BR2.
229 */
230
Joe Hershbergerb228f332011-10-11 23:57:12 -0500231 /*Port size=32bit, MSEL=SDRAM */
232#define CONFIG_SYS_BR2_PRELIM 0xf0001861
Kim Phillipsb22fc902007-07-25 19:25:33 -0500233
234/*
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200235 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Kim Phillipsb22fc902007-07-25 19:25:33 -0500236 *
237 * For OR2, need:
238 * 64MB mask for AM, OR2[0:7] = 1111 1100
239 * XAM, OR2[17:18] = 11
240 * 9 columns OR2[19-21] = 010
241 * 13 rows OR2[23-25] = 100
242 * EAD set for extra time OR[31] = 1
243 *
244 * 0 4 8 12 16 20 24 28
245 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
246 */
247
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200248#define CONFIG_SYS_OR2_PRELIM 0xfc006901
Kim Phillipsb22fc902007-07-25 19:25:33 -0500249
Joe Hershbergerb228f332011-10-11 23:57:12 -0500250 /* LB sdram refresh timer, about 6us */
251#define CONFIG_SYS_LBC_LSRT 0x32000000
252 /* LB refresh timer prescal, 266MHz/32 */
253#define CONFIG_SYS_LBC_MRTPR 0x20000000
Kim Phillipsb22fc902007-07-25 19:25:33 -0500254
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200255#define CONFIG_SYS_LBC_LSDMR_COMMON 0x0063b723
Kim Phillipsb22fc902007-07-25 19:25:33 -0500256
Kim Phillipsb22fc902007-07-25 19:25:33 -0500257#endif
258
259/*
260 * Windows to access PIB via local bus
261 */
Joe Hershbergerb228f332011-10-11 23:57:12 -0500262 /* windows base 0xf8008000 */
263#define CONFIG_SYS_LBLAWBAR3_PRELIM 0xf8008000
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200264#define CONFIG_SYS_LBLAWAR3_PRELIM 0x8000000f /* windows size 64KB */
Kim Phillipsb22fc902007-07-25 19:25:33 -0500265
266/*
267 * Serial Port
268 */
269#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200270#define CONFIG_SYS_NS16550
271#define CONFIG_SYS_NS16550_SERIAL
272#define CONFIG_SYS_NS16550_REG_SIZE 1
273#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kim Phillipsb22fc902007-07-25 19:25:33 -0500274
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200275#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershbergerb228f332011-10-11 23:57:12 -0500276 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Kim Phillipsb22fc902007-07-25 19:25:33 -0500277
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200278#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
279#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Kim Phillipsb22fc902007-07-25 19:25:33 -0500280
281#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Kim Phillips26c16d82010-04-15 17:36:05 -0500282#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Kim Phillipsb22fc902007-07-25 19:25:33 -0500283/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200284#define CONFIG_SYS_HUSH_PARSER
285#ifdef CONFIG_SYS_HUSH_PARSER
286#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Kim Phillipsb22fc902007-07-25 19:25:33 -0500287#endif
288
289/* pass open firmware flat tree */
290#define CONFIG_OF_LIBFDT 1
291#define CONFIG_OF_BOARD_SETUP 1
Kim Phillipsfd47a742007-12-20 14:09:22 -0600292#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Kim Phillipsb22fc902007-07-25 19:25:33 -0500293
294/* I2C */
295#define CONFIG_HARD_I2C /* I2C with hardware support */
296#undef CONFIG_SOFT_I2C /* I2C bit-banged */
297#define CONFIG_FSL_I2C
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200298#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
299#define CONFIG_SYS_I2C_SLAVE 0x7F
300#define CONFIG_SYS_I2C_NOPROBES {0x51} /* Don't probe these addrs */
301#define CONFIG_SYS_I2C_OFFSET 0x3000
Kim Phillipsb22fc902007-07-25 19:25:33 -0500302
303/*
Michael Barkowski57772542008-03-20 13:15:39 -0400304 * Config on-board EEPROM
Kim Phillipsb22fc902007-07-25 19:25:33 -0500305 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200306#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
307#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
308#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6
309#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
Kim Phillipsb22fc902007-07-25 19:25:33 -0500310
311/*
312 * General PCI
313 * Addresses are mapped 1-1.
314 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200315#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
316#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
317#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
318#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
319#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
320#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
321#define CONFIG_SYS_PCI1_IO_BASE 0xd0000000
322#define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE
323#define CONFIG_SYS_PCI1_IO_SIZE 0x04000000 /* 64M */
Kim Phillipsb22fc902007-07-25 19:25:33 -0500324
325#ifdef CONFIG_PCI
Michael Barkowski8893fcb2008-03-28 15:15:38 -0400326#define CONFIG_PCI_SKIP_HOST_BRIDGE
Kim Phillipsb22fc902007-07-25 19:25:33 -0500327#define CONFIG_PCI_PNP /* do pci plug-and-play */
328
329#undef CONFIG_EEPRO100
330#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200331#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Kim Phillipsb22fc902007-07-25 19:25:33 -0500332
333#endif /* CONFIG_PCI */
334
Kim Phillipsb22fc902007-07-25 19:25:33 -0500335/*
336 * QE UEC ethernet configuration
337 */
338#define CONFIG_UEC_ETH
Kim Phillipsb42cf5f2010-07-26 18:34:57 -0500339#define CONFIG_ETHPRIME "UEC0"
Kim Phillipsb22fc902007-07-25 19:25:33 -0500340
341#define CONFIG_UEC_ETH1 /* ETH3 */
342
343#ifdef CONFIG_UEC_ETH1
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200344#define CONFIG_SYS_UEC1_UCC_NUM 2 /* UCC3 */
345#define CONFIG_SYS_UEC1_RX_CLK QE_CLK9
346#define CONFIG_SYS_UEC1_TX_CLK QE_CLK10
347#define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH
348#define CONFIG_SYS_UEC1_PHY_ADDR 4
Andy Fleming7832a462011-04-13 00:37:12 -0500349#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_MII
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100350#define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
Kim Phillipsb22fc902007-07-25 19:25:33 -0500351#endif
352
353#define CONFIG_UEC_ETH2 /* ETH4 */
354
355#ifdef CONFIG_UEC_ETH2
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200356#define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */
357#define CONFIG_SYS_UEC2_RX_CLK QE_CLK16
358#define CONFIG_SYS_UEC2_TX_CLK QE_CLK3
359#define CONFIG_SYS_UEC2_ETH_TYPE FAST_ETH
360#define CONFIG_SYS_UEC2_PHY_ADDR 0
Andy Fleming7832a462011-04-13 00:37:12 -0500361#define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_MII
Heiko Schocher40b44bc2010-01-20 09:04:28 +0100362#define CONFIG_SYS_UEC2_INTERFACE_SPEED 100
Kim Phillipsb22fc902007-07-25 19:25:33 -0500363#endif
364
365/*
366 * Environment
367 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200368#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD53db4cd2008-09-10 22:48:04 +0200369 #define CONFIG_ENV_IS_IN_FLASH 1
Joe Hershbergerb228f332011-10-11 23:57:12 -0500370 #define CONFIG_ENV_ADDR \
371 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200372 #define CONFIG_ENV_SECT_SIZE 0x20000
373 #define CONFIG_ENV_SIZE 0x2000
Kim Phillipsb22fc902007-07-25 19:25:33 -0500374#else
Joe Hershbergerb228f332011-10-11 23:57:12 -0500375 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
Jean-Christophe PLAGNIOL-VILLARD68a87562008-09-10 22:48:00 +0200376 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200377 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD7e1cda62008-09-10 22:48:06 +0200378 #define CONFIG_ENV_SIZE 0x2000
Kim Phillipsb22fc902007-07-25 19:25:33 -0500379#endif
380
381#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200382#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Kim Phillipsb22fc902007-07-25 19:25:33 -0500383
384/*
385 * BOOTP options
386 */
387#define CONFIG_BOOTP_BOOTFILESIZE
388#define CONFIG_BOOTP_BOOTPATH
389#define CONFIG_BOOTP_GATEWAY
390#define CONFIG_BOOTP_HOSTNAME
391
392/*
393 * Command line configuration.
394 */
395#include <config_cmd_default.h>
396
397#define CONFIG_CMD_PING
398#define CONFIG_CMD_I2C
Michael Barkowski57772542008-03-20 13:15:39 -0400399#define CONFIG_CMD_EEPROM
Kim Phillipsb22fc902007-07-25 19:25:33 -0500400#define CONFIG_CMD_ASKENV
401
402#if defined(CONFIG_PCI)
403 #define CONFIG_CMD_PCI
404#endif
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200405#if defined(CONFIG_SYS_RAMBOOT)
Mike Frysinger78dcaf42009-01-28 19:08:14 -0500406 #undef CONFIG_CMD_SAVEENV
Kim Phillipsb22fc902007-07-25 19:25:33 -0500407 #undef CONFIG_CMD_LOADS
408#endif
409
410#undef CONFIG_WATCHDOG /* watchdog disabled */
411
412/*
413 * Miscellaneous configurable options
414 */
Joe Hershbergerb228f332011-10-11 23:57:12 -0500415#define CONFIG_SYS_LONGHELP /* undef to save memory */
416#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
417#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Kim Phillipsb22fc902007-07-25 19:25:33 -0500418
419#if (CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200420 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Kim Phillipsb22fc902007-07-25 19:25:33 -0500421#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200422 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Kim Phillipsb22fc902007-07-25 19:25:33 -0500423#endif
424
Joe Hershbergerb228f332011-10-11 23:57:12 -0500425 /* Print Buffer Size */
426#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200427#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
Joe Hershbergerb228f332011-10-11 23:57:12 -0500428 /* Boot Argument Buffer Size */
429#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
430#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Kim Phillipsb22fc902007-07-25 19:25:33 -0500431
432/*
433 * For booting Linux, the board info and command line data
Ira W. Snyderc5a22d02010-09-10 15:42:32 -0700434 * have to be in the first 256 MB of memory, since this is
Kim Phillipsb22fc902007-07-25 19:25:33 -0500435 * the maximum mapped by the Linux kernel during initialization.
436 */
Joe Hershbergerb228f332011-10-11 23:57:12 -0500437 /* Initial Memory map for Linux */
438#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Kim Phillipsb22fc902007-07-25 19:25:33 -0500439
440/*
441 * Core HID Setup
442 */
Kim Phillipsf3c7cd92010-04-20 19:37:54 -0500443#define CONFIG_SYS_HID0_INIT 0x000000000
444#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
445 HID0_ENABLE_INSTRUCTION_CACHE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200446#define CONFIG_SYS_HID2 HID2_HBE
Kim Phillipsb22fc902007-07-25 19:25:33 -0500447
448/*
Kim Phillipsb22fc902007-07-25 19:25:33 -0500449 * MMU Setup
450 */
Becky Bruce03ea1be2008-05-08 19:02:12 -0500451#define CONFIG_HIGH_BATS 1 /* High BATs supported */
Kim Phillipsb22fc902007-07-25 19:25:33 -0500452
453/* DDR: cache cacheable */
Joe Hershbergerb228f332011-10-11 23:57:12 -0500454#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500455 | BATL_PP_RW \
Joe Hershbergerb228f332011-10-11 23:57:12 -0500456 | BATL_MEMCOHERENCE)
457#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
458 | BATU_BL_256M \
459 | BATU_VS \
460 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200461#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
462#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
Kim Phillipsb22fc902007-07-25 19:25:33 -0500463
464/* IMMRBAR & PCI IO: cache-inhibit and guarded */
Joe Hershbergerb228f332011-10-11 23:57:12 -0500465#define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500466 | BATL_PP_RW \
Joe Hershbergerb228f332011-10-11 23:57:12 -0500467 | BATL_CACHEINHIBIT \
468 | BATL_GUARDEDSTORAGE)
469#define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR \
470 | BATU_BL_4M \
471 | BATU_VS \
472 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200473#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
474#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
Kim Phillipsb22fc902007-07-25 19:25:33 -0500475
476/* FLASH: icache cacheable, but dcache-inhibit and guarded */
Joe Hershbergerb228f332011-10-11 23:57:12 -0500477#define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500478 | BATL_PP_RW \
Joe Hershbergerb228f332011-10-11 23:57:12 -0500479 | BATL_MEMCOHERENCE)
480#define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE \
481 | BATU_BL_32M \
482 | BATU_VS \
483 | BATU_VP)
484#define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500485 | BATL_PP_RW \
Joe Hershbergerb228f332011-10-11 23:57:12 -0500486 | BATL_CACHEINHIBIT \
487 | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200488#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
Kim Phillipsb22fc902007-07-25 19:25:33 -0500489
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200490#define CONFIG_SYS_IBAT3L (0)
491#define CONFIG_SYS_IBAT3U (0)
492#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
493#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
Kim Phillipsb22fc902007-07-25 19:25:33 -0500494
495/* Stack in dcache: cacheable, no memory coherence */
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500496#define CONFIG_SYS_IBAT4L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
Joe Hershbergerb228f332011-10-11 23:57:12 -0500497#define CONFIG_SYS_IBAT4U (CONFIG_SYS_INIT_RAM_ADDR \
498 | BATU_BL_128K \
499 | BATU_VS \
500 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200501#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
502#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
Kim Phillipsb22fc902007-07-25 19:25:33 -0500503
504#ifdef CONFIG_PCI
505/* PCI MEM space: cacheable */
Joe Hershbergerb228f332011-10-11 23:57:12 -0500506#define CONFIG_SYS_IBAT5L (CONFIG_SYS_PCI1_MEM_PHYS \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500507 | BATL_PP_RW \
Joe Hershbergerb228f332011-10-11 23:57:12 -0500508 | BATL_MEMCOHERENCE)
509#define CONFIG_SYS_IBAT5U (CONFIG_SYS_PCI1_MEM_PHYS \
510 | BATU_BL_256M \
511 | BATU_VS \
512 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200513#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
514#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
Kim Phillipsb22fc902007-07-25 19:25:33 -0500515/* PCI MMIO space: cache-inhibit and guarded */
Joe Hershbergerb228f332011-10-11 23:57:12 -0500516#define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI1_MMIO_PHYS \
Joe Hershbergerbfd89732011-10-11 23:57:28 -0500517 | BATL_PP_RW \
Joe Hershbergerb228f332011-10-11 23:57:12 -0500518 | BATL_CACHEINHIBIT \
519 | BATL_GUARDEDSTORAGE)
520#define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI1_MMIO_PHYS \
521 | BATU_BL_256M \
522 | BATU_VS \
523 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200524#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
525#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
Kim Phillipsb22fc902007-07-25 19:25:33 -0500526#else
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200527#define CONFIG_SYS_IBAT5L (0)
528#define CONFIG_SYS_IBAT5U (0)
529#define CONFIG_SYS_IBAT6L (0)
530#define CONFIG_SYS_IBAT6U (0)
531#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
532#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
533#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
534#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
Kim Phillipsb22fc902007-07-25 19:25:33 -0500535#endif
536
537/* Nothing in BAT7 */
Jean-Christophe PLAGNIOL-VILLARD03836942008-10-16 15:01:15 +0200538#define CONFIG_SYS_IBAT7L (0)
539#define CONFIG_SYS_IBAT7U (0)
540#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
541#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Kim Phillipsb22fc902007-07-25 19:25:33 -0500542
Kim Phillipsb22fc902007-07-25 19:25:33 -0500543#if (CONFIG_CMD_KGDB)
544#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
545#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
546#endif
547
548/*
549 * Environment Configuration
550 */
551#define CONFIG_ENV_OVERWRITE
552
Joe Hershbergerb228f332011-10-11 23:57:12 -0500553#define CONFIG_HAS_ETH0 /* add support for "ethaddr" */
554#define CONFIG_HAS_ETH1 /* add support for "eth1addr" */
Kim Phillipsb22fc902007-07-25 19:25:33 -0500555
Joe Hershbergerb228f332011-10-11 23:57:12 -0500556/* use mac_read_from_eeprom() to read ethaddr from I2C EEPROM
557 * (see CONFIG_SYS_I2C_EEPROM) */
558 /* MAC address offset in I2C EEPROM */
559#define CONFIG_SYS_I2C_MAC_OFFSET 0x7f00
Michael Barkowskie6c56b62008-03-27 14:34:43 -0400560
Joe Hershbergerb228f332011-10-11 23:57:12 -0500561#define CONFIG_NETDEV "eth1"
Kim Phillipsb22fc902007-07-25 19:25:33 -0500562
563#define CONFIG_HOSTNAME mpc8323erdb
Joe Hershberger257ff782011-10-13 13:03:47 +0000564#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergere4da2482011-10-13 13:03:48 +0000565#define CONFIG_BOOTFILE "uImage"
Joe Hershbergerb228f332011-10-11 23:57:12 -0500566 /* U-Boot image on TFTP server */
567#define CONFIG_UBOOTPATH "u-boot.bin"
568#define CONFIG_FDTFILE "mpc832x_rdb.dtb"
569#define CONFIG_RAMDISKFILE "rootfs.ext2.gz.uboot"
Kim Phillipsb22fc902007-07-25 19:25:33 -0500570
Joe Hershbergerb228f332011-10-11 23:57:12 -0500571 /* default location for tftp and bootm */
572#define CONFIG_LOADADDR 800000
Kim Phillips75704282008-09-24 08:46:25 -0500573#define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
Kim Phillipsb22fc902007-07-25 19:25:33 -0500574#define CONFIG_BAUDRATE 115200
575
576#define XMK_STR(x) #x
577#define MK_STR(x) XMK_STR(x)
578
579#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershbergerb228f332011-10-11 23:57:12 -0500580 "netdev=" CONFIG_NETDEV "\0" \
581 "uboot=" CONFIG_UBOOTPATH "\0" \
Kim Phillipsb22fc902007-07-25 19:25:33 -0500582 "tftpflash=tftp $loadaddr $uboot;" \
Joe Hershbergerb228f332011-10-11 23:57:12 -0500583 "protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "\
584 "erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
585 "cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; "\
586 "protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "\
587 "cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0"\
Kim Phillipsfd3a3fc2009-08-21 16:34:38 -0500588 "fdtaddr=780000\0" \
Joe Hershbergerb228f332011-10-11 23:57:12 -0500589 "fdtfile=" CONFIG_FDTFILE "\0" \
Kim Phillipsb22fc902007-07-25 19:25:33 -0500590 "ramdiskaddr=1000000\0" \
Joe Hershbergerb228f332011-10-11 23:57:12 -0500591 "ramdiskfile=" CONFIG_RAMDISKFILE "\0" \
Kim Phillipsb22fc902007-07-25 19:25:33 -0500592 "console=ttyS0\0" \
593 "setbootargs=setenv bootargs " \
Joe Hershbergerb228f332011-10-11 23:57:12 -0500594 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"\
Kim Phillipsb22fc902007-07-25 19:25:33 -0500595 "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
Joe Hershbergerb228f332011-10-11 23:57:12 -0500596 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"\
597 "$netdev:off "\
Kim Phillipsb22fc902007-07-25 19:25:33 -0500598 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
599
600#define CONFIG_NFSBOOTCOMMAND \
601 "setenv rootdev /dev/nfs;" \
602 "run setbootargs;" \
603 "run setipargs;" \
604 "tftp $loadaddr $bootfile;" \
605 "tftp $fdtaddr $fdtfile;" \
606 "bootm $loadaddr - $fdtaddr"
607
608#define CONFIG_RAMBOOTCOMMAND \
609 "setenv rootdev /dev/ram;" \
610 "run setbootargs;" \
611 "tftp $ramdiskaddr $ramdiskfile;" \
612 "tftp $loadaddr $bootfile;" \
613 "tftp $fdtaddr $fdtfile;" \
614 "bootm $loadaddr $ramdiskaddr $fdtaddr"
615
616#undef MK_STR
617#undef XMK_STR
618
619#endif /* __CONFIG_H */