blob: fcb03665bf97d83fe6e67de38acb5ba7afb67784 [file] [log] [blame]
York Sun03017032015-03-20 19:28:23 -07001/*
2 * Copyright 2015 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#include <common.h>
8#include <fsl_ddr_sdram.h>
9#include <fsl_ddr_dimm_params.h>
York Suncbe8e1c2016-04-04 11:41:26 -070010#include <asm/arch/soc.h>
York Sun03017032015-03-20 19:28:23 -070011#include "ddr.h"
12
13DECLARE_GLOBAL_DATA_PTR;
14
15void fsl_ddr_board_options(memctl_options_t *popts,
16 dimm_params_t *pdimm,
17 unsigned int ctrl_num)
18{
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053019#ifdef CONFIG_SYS_FSL_HAS_DP_DDR
York Sun03017032015-03-20 19:28:23 -070020 u8 dq_mapping_0, dq_mapping_2, dq_mapping_3;
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053021#endif
York Sun03017032015-03-20 19:28:23 -070022 const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
23 ulong ddr_freq;
24 int slot;
25
26 if (ctrl_num > 2) {
27 printf("Not supported controller number %d\n", ctrl_num);
28 return;
29 }
30
31 for (slot = 0; slot < CONFIG_DIMM_SLOTS_PER_CTLR; slot++) {
32 if (pdimm[slot].n_ranks)
33 break;
34 }
35
36 if (slot >= CONFIG_DIMM_SLOTS_PER_CTLR)
37 return;
38
39 /*
40 * we use identical timing for all slots. If needed, change the code
41 * to pbsp = rdimms[ctrl_num] or pbsp = udimms[ctrl_num];
42 */
43 if (popts->registered_dimm_en)
44 pbsp = rdimms[ctrl_num];
45 else
46 pbsp = udimms[ctrl_num];
47
48
49 /* Get clk_adjust, wrlvl_start, wrlvl_ctl, according to the board ddr
50 * freqency and n_banks specified in board_specific_parameters table.
51 */
52 ddr_freq = get_ddr_freq(ctrl_num) / 1000000;
53 while (pbsp->datarate_mhz_high) {
54 if (pbsp->n_ranks == pdimm[slot].n_ranks &&
55 (pdimm[slot].rank_density >> 30) >= pbsp->rank_gb) {
56 if (ddr_freq <= pbsp->datarate_mhz_high) {
57 popts->clk_adjust = pbsp->clk_adjust;
58 popts->wrlvl_start = pbsp->wrlvl_start;
59 popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
60 popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
61 goto found;
62 }
63 pbsp_highest = pbsp;
64 }
65 pbsp++;
66 }
67
68 if (pbsp_highest) {
69 printf("Error: board specific timing not found for data rate %lu MT/s\n"
70 "Trying to use the highest speed (%u) parameters\n",
71 ddr_freq, pbsp_highest->datarate_mhz_high);
72 popts->clk_adjust = pbsp_highest->clk_adjust;
73 popts->wrlvl_start = pbsp_highest->wrlvl_start;
74 popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
75 popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
76 } else {
77 panic("DIMM is not supported by this board");
78 }
79found:
80 debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n"
81 "\tclk_adjust %d, wrlvl_start %d, wrlvl_ctrl_2 0x%x, wrlvl_ctrl_3 0x%x\n",
82 pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb,
83 pbsp->clk_adjust, pbsp->wrlvl_start, pbsp->wrlvl_ctl_2,
84 pbsp->wrlvl_ctl_3);
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +053085#ifdef CONFIG_SYS_FSL_HAS_DP_DDR
York Sun03017032015-03-20 19:28:23 -070086 if (ctrl_num == CONFIG_DP_DDR_CTRL) {
87 /* force DDR bus width to 32 bits */
88 popts->data_bus_width = 1;
89 popts->otf_burst_chop_en = 0;
90 popts->burst_length = DDR_BL8;
91 popts->bstopre = 0; /* enable auto precharge */
92 /*
93 * Layout optimization results byte mapping
94 * Byte 0 -> Byte ECC
95 * Byte 1 -> Byte 3
96 * Byte 2 -> Byte 2
97 * Byte 3 -> Byte 1
98 * Byte ECC -> Byte 0
99 */
100 dq_mapping_0 = pdimm[slot].dq_mapping[0];
101 dq_mapping_2 = pdimm[slot].dq_mapping[2];
102 dq_mapping_3 = pdimm[slot].dq_mapping[3];
103 pdimm[slot].dq_mapping[0] = pdimm[slot].dq_mapping[8];
104 pdimm[slot].dq_mapping[1] = pdimm[slot].dq_mapping[9];
105 pdimm[slot].dq_mapping[2] = pdimm[slot].dq_mapping[6];
106 pdimm[slot].dq_mapping[3] = pdimm[slot].dq_mapping[7];
107 pdimm[slot].dq_mapping[6] = dq_mapping_2;
108 pdimm[slot].dq_mapping[7] = dq_mapping_3;
109 pdimm[slot].dq_mapping[8] = dq_mapping_0;
110 pdimm[slot].dq_mapping[9] = 0;
111 pdimm[slot].dq_mapping[10] = 0;
112 pdimm[slot].dq_mapping[11] = 0;
113 pdimm[slot].dq_mapping[12] = 0;
114 pdimm[slot].dq_mapping[13] = 0;
115 pdimm[slot].dq_mapping[14] = 0;
116 pdimm[slot].dq_mapping[15] = 0;
117 pdimm[slot].dq_mapping[16] = 0;
118 pdimm[slot].dq_mapping[17] = 0;
119 }
Prabhakar Kushwaha122bcfd2015-11-09 16:42:07 +0530120#endif
York Sun03017032015-03-20 19:28:23 -0700121 /* To work at higher than 1333MT/s */
122 popts->half_strength_driver_enable = 0;
123 /*
124 * Write leveling override
125 */
126 popts->wrlvl_override = 1;
127 popts->wrlvl_sample = 0x0; /* 32 clocks */
128
129 /*
130 * Rtt and Rtt_WR override
131 */
132 popts->rtt_override = 0;
133
134 /* Enable ZQ calibration */
135 popts->zq_en = 1;
136
137 if (ddr_freq < 2350) {
York Sunce82a272015-11-04 10:03:22 -0800138 if (pdimm[0].n_ranks == 2 && pdimm[1].n_ranks == 2) {
139 /* four chip-selects */
140 popts->ddr_cdr1 = DDR_CDR1_DHC_EN |
141 DDR_CDR1_ODT(DDR_CDR_ODT_80ohm);
142 popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_80ohm);
143 popts->twot_en = 1; /* enable 2T timing */
144 } else {
145 popts->ddr_cdr1 = DDR_CDR1_DHC_EN |
146 DDR_CDR1_ODT(DDR_CDR_ODT_60ohm);
147 popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_60ohm) |
148 DDR_CDR2_VREF_RANGE_2;
149 }
York Sun03017032015-03-20 19:28:23 -0700150 } else {
151 popts->ddr_cdr1 = DDR_CDR1_DHC_EN |
152 DDR_CDR1_ODT(DDR_CDR_ODT_100ohm);
153 popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_100ohm) |
154 DDR_CDR2_VREF_RANGE_2;
155 }
156}
157
158phys_size_t initdram(int board_type)
159{
160 phys_size_t dram_size;
161
Scott Wood8e728cd2015-03-24 13:25:02 -0700162#if defined(CONFIG_SPL) && !defined(CONFIG_SPL_BUILD)
163 return fsl_ddr_sdram_size();
164#else
York Sun03017032015-03-20 19:28:23 -0700165 puts("Initializing DDR....using SPD\n");
166
167 dram_size = fsl_ddr_sdram();
Scott Wood8e728cd2015-03-24 13:25:02 -0700168#endif
York Sun03017032015-03-20 19:28:23 -0700169
170 return dram_size;
171}
172
173void dram_init_banksize(void)
174{
175#ifdef CONFIG_SYS_DP_DDR_BASE_PHY
176 phys_size_t dp_ddr_size;
177#endif
178
York Sun0804d562015-12-04 11:57:08 -0800179 /*
180 * gd->secure_ram tracks the location of secure memory.
181 * It was set as if the memory starts from 0.
182 * The address needs to add the offset of its bank.
183 */
York Sun03017032015-03-20 19:28:23 -0700184 gd->bd->bi_dram[0].start = CONFIG_SYS_SDRAM_BASE;
185 if (gd->ram_size > CONFIG_SYS_LS2_DDR_BLOCK1_SIZE) {
186 gd->bd->bi_dram[0].size = CONFIG_SYS_LS2_DDR_BLOCK1_SIZE;
187 gd->bd->bi_dram[1].start = CONFIG_SYS_DDR_BLOCK2_BASE;
188 gd->bd->bi_dram[1].size = gd->ram_size -
189 CONFIG_SYS_LS2_DDR_BLOCK1_SIZE;
York Sun0804d562015-12-04 11:57:08 -0800190#ifdef CONFIG_SYS_MEM_RESERVE_SECURE
191 gd->secure_ram = gd->bd->bi_dram[1].start +
192 gd->secure_ram -
193 CONFIG_SYS_LS2_DDR_BLOCK1_SIZE;
194 gd->secure_ram |= MEM_RESERVE_SECURE_MAINTAINED;
195#endif
York Sun03017032015-03-20 19:28:23 -0700196 } else {
197 gd->bd->bi_dram[0].size = gd->ram_size;
York Sun0804d562015-12-04 11:57:08 -0800198#ifdef CONFIG_SYS_MEM_RESERVE_SECURE
199 gd->secure_ram = gd->bd->bi_dram[0].start + gd->secure_ram;
200 gd->secure_ram |= MEM_RESERVE_SECURE_MAINTAINED;
201#endif
York Sun03017032015-03-20 19:28:23 -0700202 }
203
204#ifdef CONFIG_SYS_DP_DDR_BASE_PHY
York Suncbe8e1c2016-04-04 11:41:26 -0700205 if (soc_has_dp_ddr()) {
206 /* initialize DP-DDR here */
207 puts("DP-DDR: ");
208 /*
209 * DDR controller use 0 as the base address for binding.
210 * It is mapped to CONFIG_SYS_DP_DDR_BASE for core to access.
211 */
212 dp_ddr_size = fsl_other_ddr_sdram(CONFIG_SYS_DP_DDR_BASE_PHY,
York Sun03017032015-03-20 19:28:23 -0700213 CONFIG_DP_DDR_CTRL,
214 CONFIG_DP_DDR_NUM_CTRLS,
215 CONFIG_DP_DDR_DIMM_SLOTS_PER_CTLR,
216 NULL, NULL, NULL);
York Suncbe8e1c2016-04-04 11:41:26 -0700217 if (dp_ddr_size) {
218 gd->bd->bi_dram[2].start = CONFIG_SYS_DP_DDR_BASE;
219 gd->bd->bi_dram[2].size = dp_ddr_size;
220 } else {
221 puts("Not detected");
222 }
York Sun03017032015-03-20 19:28:23 -0700223 }
224#endif
225}