blob: a9d63cc35ad36bb436b5fbdf889f5c6133e63c18 [file] [log] [blame]
wdenkc12081a2004-03-23 20:18:25 +00001/*
2 * (C) Copyright 2003-2004
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
wdenk9e930b62004-06-19 21:19:10 +00005 * (C) Copyright 2004
6 * Mark Jonas, Freescale Semiconductor, mark.jonas@motorola.com.
7 *
wdenkc12081a2004-03-23 20:18:25 +00008 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
27#include <common.h>
28#include <mpc5xxx.h>
29#include <pci.h>
Ben Warrenf2c1acb2008-08-31 10:03:22 -070030#include <netdev.h>
wdenkc12081a2004-03-23 20:18:25 +000031
wdenk9e930b62004-06-19 21:19:10 +000032#if defined(CONFIG_MPC5200_DDR)
33#include "mt46v16m16-75.h"
34#else
35#include "mt48lc16m16a2-75.h"
36#endif
wdenkc12081a2004-03-23 20:18:25 +000037
Wolfgang Denk6405a152006-03-31 18:32:53 +020038DECLARE_GLOBAL_DATA_PTR;
39
wdenk9e930b62004-06-19 21:19:10 +000040#ifndef CFG_RAMBOOT
wdenkc12081a2004-03-23 20:18:25 +000041static void sdram_start (int hi_addr)
42{
43 long hi_addr_bit = hi_addr ? 0x01000000 : 0;
44
45 /* unlock mode register */
wdenk9e930b62004-06-19 21:19:10 +000046 *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000000 | hi_addr_bit;
47 __asm__ volatile ("sync");
48
wdenkc12081a2004-03-23 20:18:25 +000049 /* precharge all banks */
wdenk9e930b62004-06-19 21:19:10 +000050 *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000002 | hi_addr_bit;
51 __asm__ volatile ("sync");
52
53#if SDRAM_DDR
54 /* set mode register: extended mode */
55 *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_EMODE;
56 __asm__ volatile ("sync");
57
58 /* set mode register: reset DLL */
59 *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_MODE | 0x04000000;
60 __asm__ volatile ("sync");
wdenkc12081a2004-03-23 20:18:25 +000061#endif
wdenk9e930b62004-06-19 21:19:10 +000062
wdenkc12081a2004-03-23 20:18:25 +000063 /* precharge all banks */
wdenk9e930b62004-06-19 21:19:10 +000064 *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000002 | hi_addr_bit;
65 __asm__ volatile ("sync");
66
wdenkc12081a2004-03-23 20:18:25 +000067 /* auto refresh */
wdenk9e930b62004-06-19 21:19:10 +000068 *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | 0x80000004 | hi_addr_bit;
69 __asm__ volatile ("sync");
70
wdenkc12081a2004-03-23 20:18:25 +000071 /* set mode register */
wdenk9e930b62004-06-19 21:19:10 +000072 *(vu_long *)MPC5XXX_SDRAM_MODE = SDRAM_MODE;
73 __asm__ volatile ("sync");
74
wdenkc12081a2004-03-23 20:18:25 +000075 /* normal operation */
wdenk9e930b62004-06-19 21:19:10 +000076 *(vu_long *)MPC5XXX_SDRAM_CTRL = SDRAM_CONTROL | hi_addr_bit;
77 __asm__ volatile ("sync");
wdenkc12081a2004-03-23 20:18:25 +000078}
79#endif
80
wdenk9e930b62004-06-19 21:19:10 +000081/*
82 * ATTENTION: Although partially referenced initdram does NOT make real use
83 * use of CFG_SDRAM_BASE. The code does not work if CFG_SDRAM_BASE
84 * is something else than 0x00000000.
85 */
86
87#if defined(CONFIG_MPC5200)
Becky Brucebd99ae72008-06-09 16:03:40 -050088phys_size_t initdram (int board_type)
wdenkc12081a2004-03-23 20:18:25 +000089{
90 ulong dramsize = 0;
wdenk9e930b62004-06-19 21:19:10 +000091 ulong dramsize2 = 0;
wdenkc12081a2004-03-23 20:18:25 +000092#ifndef CFG_RAMBOOT
93 ulong test1, test2;
94
wdenk9e930b62004-06-19 21:19:10 +000095 /* setup SDRAM chip selects */
wdenkc12081a2004-03-23 20:18:25 +000096 *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0x0000001e;/* 2G at 0x0 */
97 *(vu_long *)MPC5XXX_SDRAM_CS1CFG = 0x80000000;/* disabled */
wdenk9e930b62004-06-19 21:19:10 +000098 __asm__ volatile ("sync");
wdenkc12081a2004-03-23 20:18:25 +000099
100 /* setup config registers */
wdenk9e930b62004-06-19 21:19:10 +0000101 *(vu_long *)MPC5XXX_SDRAM_CONFIG1 = SDRAM_CONFIG1;
102 *(vu_long *)MPC5XXX_SDRAM_CONFIG2 = SDRAM_CONFIG2;
103 __asm__ volatile ("sync");
104
105#if SDRAM_DDR
106 /* set tap delay */
107 *(vu_long *)MPC5XXX_CDM_PORCFG = SDRAM_TAPDELAY;
108 __asm__ volatile ("sync");
109#endif
110
111 /* find RAM size using SDRAM CS0 only */
112 sdram_start(0);
Wolfgang Denk7fb52662005-10-13 16:45:02 +0200113 test1 = get_ram_size((long *)CFG_SDRAM_BASE, 0x80000000);
wdenk9e930b62004-06-19 21:19:10 +0000114 sdram_start(1);
Wolfgang Denk7fb52662005-10-13 16:45:02 +0200115 test2 = get_ram_size((long *)CFG_SDRAM_BASE, 0x80000000);
wdenk9e930b62004-06-19 21:19:10 +0000116 if (test1 > test2) {
117 sdram_start(0);
118 dramsize = test1;
119 } else {
120 dramsize = test2;
121 }
122
123 /* memory smaller than 1MB is impossible */
124 if (dramsize < (1 << 20)) {
125 dramsize = 0;
126 }
127
128 /* set SDRAM CS0 size according to the amount of RAM found */
129 if (dramsize > 0) {
130 *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0x13 + __builtin_ffs(dramsize >> 20) - 1;
131 } else {
132 *(vu_long *)MPC5XXX_SDRAM_CS0CFG = 0; /* disabled */
133 }
134
135 /* let SDRAM CS1 start right after CS0 */
136 *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize + 0x0000001e;/* 2G */
137
138 /* find RAM size using SDRAM CS1 only */
wdenke84ec902005-05-05 00:04:14 +0000139 if (!dramsize)
wdenkfaaa6022005-04-21 21:10:22 +0000140 sdram_start(0);
Wolfgang Denk7fb52662005-10-13 16:45:02 +0200141 test2 = test1 = get_ram_size((long *)(CFG_SDRAM_BASE + dramsize), 0x80000000);
wdenkfaaa6022005-04-21 21:10:22 +0000142 if (!dramsize) {
143 sdram_start(1);
Wolfgang Denk7fb52662005-10-13 16:45:02 +0200144 test2 = get_ram_size((long *)(CFG_SDRAM_BASE + dramsize), 0x80000000);
wdenkfaaa6022005-04-21 21:10:22 +0000145 }
wdenk9e930b62004-06-19 21:19:10 +0000146 if (test1 > test2) {
147 sdram_start(0);
148 dramsize2 = test1;
149 } else {
150 dramsize2 = test2;
151 }
152
153 /* memory smaller than 1MB is impossible */
154 if (dramsize2 < (1 << 20)) {
155 dramsize2 = 0;
156 }
157
158 /* set SDRAM CS1 size according to the amount of RAM found */
159 if (dramsize2 > 0) {
160 *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize
161 | (0x13 + __builtin_ffs(dramsize2 >> 20) - 1);
162 } else {
163 *(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize; /* disabled */
164 }
165
166#else /* CFG_RAMBOOT */
167
168 /* retrieve size of memory connected to SDRAM CS0 */
169 dramsize = *(vu_long *)MPC5XXX_SDRAM_CS0CFG & 0xFF;
170 if (dramsize >= 0x13) {
171 dramsize = (1 << (dramsize - 0x13)) << 20;
172 } else {
173 dramsize = 0;
174 }
175
176 /* retrieve size of memory connected to SDRAM CS1 */
177 dramsize2 = *(vu_long *)MPC5XXX_SDRAM_CS1CFG & 0xFF;
178 if (dramsize2 >= 0x13) {
179 dramsize2 = (1 << (dramsize2 - 0x13)) << 20;
180 } else {
181 dramsize2 = 0;
182 }
183
184#endif /* CFG_RAMBOOT */
185
186 return dramsize + dramsize2;
187}
wdenkc12081a2004-03-23 20:18:25 +0000188
189#elif defined(CONFIG_MGT5100)
wdenk9e930b62004-06-19 21:19:10 +0000190
Becky Brucebd99ae72008-06-09 16:03:40 -0500191phys_size_t initdram (int board_type)
wdenk9e930b62004-06-19 21:19:10 +0000192{
193 ulong dramsize = 0;
194#ifndef CFG_RAMBOOT
195 ulong test1, test2;
196
197 /* setup and enable SDRAM chip selects */
wdenkc12081a2004-03-23 20:18:25 +0000198 *(vu_long *)MPC5XXX_SDRAM_START = 0x00000000;
199 *(vu_long *)MPC5XXX_SDRAM_STOP = 0x0000ffff;/* 2G */
200 *(vu_long *)MPC5XXX_ADDECR |= (1 << 22); /* Enable SDRAM */
wdenk9e930b62004-06-19 21:19:10 +0000201 __asm__ volatile ("sync");
wdenkc12081a2004-03-23 20:18:25 +0000202
203 /* setup config registers */
wdenk9e930b62004-06-19 21:19:10 +0000204 *(vu_long *)MPC5XXX_SDRAM_CONFIG1 = SDRAM_CONFIG1;
205 *(vu_long *)MPC5XXX_SDRAM_CONFIG2 = SDRAM_CONFIG2;
wdenkc12081a2004-03-23 20:18:25 +0000206
207 /* address select register */
wdenk9e930b62004-06-19 21:19:10 +0000208 *(vu_long *)MPC5XXX_SDRAM_XLBSEL = SDRAM_ADDRSEL;
209 __asm__ volatile ("sync");
210
211 /* find RAM size */
wdenkc12081a2004-03-23 20:18:25 +0000212 sdram_start(0);
wdenk9e930b62004-06-19 21:19:10 +0000213 test1 = get_ram_size((ulong *)CFG_SDRAM_BASE, 0x80000000);
wdenkc12081a2004-03-23 20:18:25 +0000214 sdram_start(1);
wdenk9e930b62004-06-19 21:19:10 +0000215 test2 = get_ram_size((ulong *)CFG_SDRAM_BASE, 0x80000000);
wdenkc12081a2004-03-23 20:18:25 +0000216 if (test1 > test2) {
217 sdram_start(0);
218 dramsize = test1;
219 } else {
220 dramsize = test2;
221 }
wdenk9e930b62004-06-19 21:19:10 +0000222
223 /* set SDRAM end address according to size */
wdenkc12081a2004-03-23 20:18:25 +0000224 *(vu_long *)MPC5XXX_SDRAM_STOP = ((dramsize - 1) >> 15);
wdenkc12081a2004-03-23 20:18:25 +0000225
wdenk9e930b62004-06-19 21:19:10 +0000226#else /* CFG_RAMBOOT */
227
228 /* Retrieve amount of SDRAM available */
wdenkc12081a2004-03-23 20:18:25 +0000229 dramsize = ((*(vu_long *)MPC5XXX_SDRAM_STOP + 1) << 15);
wdenk9e930b62004-06-19 21:19:10 +0000230
wdenkc12081a2004-03-23 20:18:25 +0000231#endif /* CFG_RAMBOOT */
wdenk9e930b62004-06-19 21:19:10 +0000232
wdenkc12081a2004-03-23 20:18:25 +0000233 return dramsize;
234}
235
wdenk9e930b62004-06-19 21:19:10 +0000236#else
237#error Neither CONFIG_MPC5200 or CONFIG_MGT5100 defined
238#endif
239
wdenkc12081a2004-03-23 20:18:25 +0000240int checkboard (void)
241{
242#if defined(CONFIG_MPC5200)
243 puts ("Board: MicroSys PM520 \n");
244#elif defined(CONFIG_MGT5100)
245 puts ("Board: MicroSys PM510 \n");
246#endif
247 return 0;
248}
249
250void flash_preinit(void)
251{
252 /*
253 * Now, when we are in RAM, enable flash write
254 * access for detection process.
255 * Note that CS_BOOT cannot be cleared when
256 * executing in flash.
257 */
258#if defined(CONFIG_MGT5100)
259 *(vu_long *)MPC5XXX_ADDECR &= ~(1 << 25); /* disable CS_BOOT */
260 *(vu_long *)MPC5XXX_ADDECR |= (1 << 16); /* enable CS0 */
261#endif
262 *(vu_long *)MPC5XXX_BOOTCS_CFG &= ~0x1; /* clear RO */
263}
264
wdenk9e930b62004-06-19 21:19:10 +0000265void flash_afterinit(ulong start, ulong size)
wdenkc12081a2004-03-23 20:18:25 +0000266{
wdenk9e930b62004-06-19 21:19:10 +0000267#if defined(CONFIG_BOOT_ROM)
268 /* adjust mapping */
269 *(vu_long *)MPC5XXX_CS1_START =
270 START_REG(start);
271 *(vu_long *)MPC5XXX_CS1_STOP =
272 STOP_REG(start, size);
273#else
274 /* adjust mapping */
275 *(vu_long *)MPC5XXX_BOOTCS_START = *(vu_long *)MPC5XXX_CS0_START =
276 START_REG(start);
277 *(vu_long *)MPC5XXX_BOOTCS_STOP = *(vu_long *)MPC5XXX_CS0_STOP =
278 STOP_REG(start, size);
279#endif
280}
281
282
283extern flash_info_t flash_info[]; /* info for FLASH chips */
284
285int misc_init_r (void)
286{
wdenk9e930b62004-06-19 21:19:10 +0000287 /* adjust flash start */
288 gd->bd->bi_flashstart = flash_info[0].start[0];
289 return (0);
wdenkc12081a2004-03-23 20:18:25 +0000290}
291
292#ifdef CONFIG_PCI
293static struct pci_controller hose;
294
295extern void pci_mpc5xxx_init(struct pci_controller *);
296
297void pci_init_board(void)
298{
299 pci_mpc5xxx_init(&hose);
300}
301#endif
wdenk9e930b62004-06-19 21:19:10 +0000302
Jon Loeliger761ea742007-07-10 10:48:22 -0500303#if defined(CONFIG_CMD_IDE) && defined(CONFIG_IDE_RESET)
wdenk9e930b62004-06-19 21:19:10 +0000304
305void init_ide_reset (void)
306{
307 debug ("init_ide_reset\n");
308
309}
310
311void ide_set_reset (int idereset)
312{
313 debug ("ide_reset(%d)\n", idereset);
314
315}
Jon Loeliger761ea742007-07-10 10:48:22 -0500316#endif
wdenk9e930b62004-06-19 21:19:10 +0000317
Jon Loeliger145318c2007-07-09 18:38:39 -0500318#if defined(CONFIG_CMD_DOC)
wdenk9e930b62004-06-19 21:19:10 +0000319extern void doc_probe (ulong physadr);
320void doc_init (void)
321{
322 doc_probe (CFG_DOC_BASE);
323}
324#endif
Ben Warrenf2c1acb2008-08-31 10:03:22 -0700325
326int board_eth_init(bd_t *bis)
327{
Ben Warrencba88512008-08-31 10:39:12 -0700328 cpu_eth_init(bis); /* Built in FEC comes first */
Ben Warrenf2c1acb2008-08-31 10:03:22 -0700329 return pci_eth_init(bis);
330}