blob: 28568e4e2b6f7f0468d0b8fa5023b1af0d294a17 [file] [log] [blame]
Rick Chen6df4ed02019-04-02 15:56:39 +08001// SPDX-License-Identifier: GPL-2.0+
2/*
3 * Copyright (C) 2019, Rick Chen <rick@andestech.com>
4 *
5 * U-Boot syscon driver for Andes's Platform Level Interrupt Controller (PLIC).
6 * The PLIC block holds memory-mapped claim and pending registers
7 * associated with software interrupt.
8 */
9
10#include <common.h>
11#include <dm.h>
12#include <dm/device-internal.h>
13#include <dm/lists.h>
14#include <dm/uclass-internal.h>
15#include <regmap.h>
16#include <syscon.h>
17#include <asm/io.h>
18#include <asm/syscon.h>
19#include <cpu.h>
20
21/* pending register */
22#define PENDING_REG(base, hart) ((ulong)(base) + 0x1000 + (hart) * 8)
23/* enable register */
24#define ENABLE_REG(base, hart) ((ulong)(base) + 0x2000 + (hart) * 0x80)
25/* claim register */
26#define CLAIM_REG(base, hart) ((ulong)(base) + 0x200004 + (hart) * 0x1000)
27
28#define ENABLE_HART_IPI (0x80808080)
29#define SEND_IPI_TO_HART(hart) (0x80 >> (hart))
30
31DECLARE_GLOBAL_DATA_PTR;
32static int init_plic(void);
33
34#define PLIC_BASE_GET(void) \
35 do { \
36 long *ret; \
37 \
38 if (!gd->arch.plic) { \
39 ret = syscon_get_first_range(RISCV_SYSCON_PLIC); \
40 if (IS_ERR(ret)) \
41 return PTR_ERR(ret); \
42 gd->arch.plic = ret; \
43 init_plic(); \
44 } \
45 } while (0)
46
Rick Cheneaae83b2019-08-21 11:26:50 +080047static int enable_ipi(int hart)
Rick Chen6df4ed02019-04-02 15:56:39 +080048{
Rick Cheneaae83b2019-08-21 11:26:50 +080049 int en;
Rick Chen6df4ed02019-04-02 15:56:39 +080050
Rick Cheneaae83b2019-08-21 11:26:50 +080051 en = ENABLE_HART_IPI >> hart;
52 writel(en, (void __iomem *)ENABLE_REG(gd->arch.plic, hart));
Rick Chen6df4ed02019-04-02 15:56:39 +080053
54 return 0;
55}
56
57static int init_plic(void)
58{
59 struct udevice *dev;
Rick Cheneaae83b2019-08-21 11:26:50 +080060 ofnode node;
Rick Chen6df4ed02019-04-02 15:56:39 +080061 int ret;
Rick Cheneaae83b2019-08-21 11:26:50 +080062 u32 reg;
Rick Chen6df4ed02019-04-02 15:56:39 +080063
64 ret = uclass_find_first_device(UCLASS_CPU, &dev);
65 if (ret)
66 return ret;
67
68 if (ret == 0 && dev) {
Rick Cheneaae83b2019-08-21 11:26:50 +080069 ofnode_for_each_subnode(node, dev_ofnode(dev->parent)) {
70 const char *device_type;
71
72 device_type = ofnode_read_string(node, "device_type");
73 if (!device_type)
74 continue;
75
76 if (strcmp(device_type, "cpu"))
77 continue;
78
79 /* skip if hart is marked as not available */
80 if (!ofnode_is_available(node))
81 continue;
82
83 /* read hart ID of CPU */
84 ret = ofnode_read_u32(node, "reg", &reg);
85 if (ret == 0)
86 enable_ipi(reg);
87 }
Rick Chen6df4ed02019-04-02 15:56:39 +080088
Rick Chen6df4ed02019-04-02 15:56:39 +080089 return 0;
90 }
91
92 return -ENODEV;
93}
94
95int riscv_send_ipi(int hart)
96{
97 PLIC_BASE_GET();
98
99 writel(SEND_IPI_TO_HART(hart),
100 (void __iomem *)PENDING_REG(gd->arch.plic, gd->arch.boot_hart));
101
102 return 0;
103}
104
105int riscv_clear_ipi(int hart)
106{
107 u32 source_id;
108
109 PLIC_BASE_GET();
110
111 source_id = readl((void __iomem *)CLAIM_REG(gd->arch.plic, hart));
112 writel(source_id, (void __iomem *)CLAIM_REG(gd->arch.plic, hart));
113
114 return 0;
115}
116
117static const struct udevice_id andes_plic_ids[] = {
118 { .compatible = "riscv,plic1", .data = RISCV_SYSCON_PLIC },
119 { }
120};
121
122U_BOOT_DRIVER(andes_plic) = {
123 .name = "andes_plic",
124 .id = UCLASS_SYSCON,
125 .of_match = andes_plic_ids,
126 .flags = DM_FLAG_PRE_RELOC,
127};